Part Number Hot Search : 
017102 MMBTA42 68000 J110C HSB1020B 20M02 R3045P X24C45PM
Product Description
Full Text Search
 

To Download APA1000-LG624M Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  december 2009 i ? 2009 actel corporation see the actel website for the latest version of the datasheet. v5.9 proasic plus ? flash family fpgas features and benefits high capacity commercial and industrial ? 75,000 to 1 million system gates ? 27 k to 198 kbits of two-port sram ? 66 to 712 user i/os military ? 300, 000 to 1 million system gates ? 72 k to 198 kbits of two port sram ? 158 to 712 user i/os reprogrammable fl ash technology ? 0.22 m 4 lm flash-based cmos process ? live at power-up (lapu) level 0 support ? single-chip solution ? no configuration device required ? retains programmed design during power-down/up cycles ? mil/aero devices operate over full military temperature range performance ? 3.3 v, 32-bit pci, up to 50 mhz (33 mhz over military temperature) ? two integrated plls ? external system performance up to 150 mhz secure programming ? the industry?s most effective security key (flashlock ? ) low power ? low impedance flash switches ? segmented hierarchical routing structure ? small, efficient, configurable (combinatorial or sequential) logic cells high performance routing hierarchy ? ultra-fast local and long-line network ? high-speed very long-line network ? high-performance, low skew, splittable global network ? 100% routability and utilization i/o ? schmitt-trigger option on every input ? 2.5 v / 3.3 v support with individually-selectable voltage and slew rate ? bidirectional global i/os ? compliance with pci spec ification revision 2.2 ? boundary-scan test ieee std. 1149.1 (jtag) compliant ? pin-compatible packages across the proasic plus family unique clock condi tioning circuitry ? pll with flexible phase, multiply/divide, and delay capabilities ? internal and/or external dynamic pll configuration ? two lvpecl differential pa irs for clock or data inputs standard fpga and asic design flow ? flexibility with choice of in dustry-standard front-end tools ? efficient design through front-end timing and gate optimization isp support ? in-system programming (isp) via jtag port srams and fifos ? smartgen netlist generation ensures optimal usage of embedded memory blocks ? 24 sram and fifo configurations with synchronous and asynchronous operation up to 150 mhz (typical) table 1 ? proasic plus product profile device apa075 apa150 apa300 1 apa450 apa600 1 apa750 apa1000 1 maximum system gates 75,000 150,000 300,000 450,000 600,000 750,000 1,000,000 tiles (registers) 3,072 6,144 8,192 12,288 21,504 32,768 56,320 embedded ram bits (k=1,024 bits) 27 k 36k 72 k 108 k 126 k 144 k 198 k embedded ram blocks (256x9) 12 16 32 48 56 64 88 lvpecl 222 2 2 2 2 pll 222 2 2 2 2 global networks 4 4 4 4 4 4 4 maximum clocks 24 32 32 48 56 64 88 maximum user i/os 158 242 290 344 454 562 712 jtag isp yes yes yes yes yes yes yes pci yes yes yes yes yes yes yes package (by pin count) tqfp 100, 144 100 ? ? ? ? ? pqfp 208 208 208 208 208 208 208 pbga ? 456 456 456 456 456 456 fbga 144 144, 256 144, 256 144, 256, 484 256, 484, 676 676, 896 896, 1152 cqfp 2 208, 352 208, 352 208, 352 ccga/lga 2 624 624 notes: 1. available as commerci al/industrial and military/mil-std-883b devices. 2. these packages are available only for military/mil-std-883b devices. v5.9 ?
proasic plus flash family fpgas ii v5.9 ordering information apa1000 fg _ part number speed grade blank = standard speed package type pq = plastic quad flat pack (0.5 mm pitch) tq = thin quad flat pack (0.5 mm pitch) fg = fine pitch ball grid array (1.0 mm pitch) bg = plastic ball grid array (1.27 mm pitch) cq = ceramic quad flat pack (1.05 mm pitch) cg = ceramic column grid array (1.27 mm pitch) lg = land grid array (1.27 mm pitch) 1152 i package lead count application (ambient temperature range) g lead-free packaging blank = standard packaging g = rohs compliant packaging blank = commercial (0c to +70c) i = industrial (?40c to +85c) pp = pre-production es = engineering silicon (room temperature only) m = military (?55c to 125c) b = mil-std-883 class b 150,000 equivalent system gates apa150 = 75,000 equivalent system gates apa075 = apa300 300,000 equivalent system gates = apa450 450,000 equivalent system gates = apa600 600,000 equivalent system gates = apa750 750,000 equivalent system gates = apa1000 1,000,000 equivalent system gates =
proasic plus flash family fpgas v5.9 iii device resources general guideline maximum performance numbers in this datasheet are based on characterized data. actel does not guarantee performance beyond the limits sp ecified within the datasheet. user i/os 2 commercial/industrial military/mil-std-883b device tqfp 3 100-pin tqfp 3 144-pin pqfp 3 208-pin pbga 3 456-pin fbga 3 144-pin fbga 3 256-pin fbga 3 484-pin fbga 3 676-pin fbga 3 896-pin fbga 3 1152-pin cqfp 208-pin cqfp 352-pin ccga/ lga 624-pin apa075 66 107 158 100 apa150 66 158 242 100 186 4 apa300 158 5 290 5 100 5 186 4, 5 158 248 apa450 158 344 100 186 4 344 4 apa600 158 5 356 5 186 4, 5 370 4 454 158 248 440 apa750 158 356 454 562 6 apa1000 158 5 356 5 642 5, 6 712 6 158 248 440 notes: 1. package definitions: tqfp = thin quad flat pack, pqfp = plastic quad flat pack, pbga = plastic ball grid array, fbga = fine p itch ball grid array, cqfp = ceramic quad flat pack, ccga = ce ramic column grid array, lga = land grid array 2. each pair of pecl i/os is counted as one user i/o. 3. available in rohs compatible packages. ordering code is "g." 4. fg256 and fg484 are footprint-compatible packages. 5. military temperature plastic package offering 6. fg896 and fg1152 are footprint-compatible packages.
proasic plus flash family fpgas iv v5.9 temperature grade offerings speed grade and temperature matrix package apa075 apa150 apa300 apa450 apa600 apa750 apa1000 tq100 c, i c, i tq144 c, i pq208 c, i c, i c, i, m c, i c, i, m c, i c, i, m bg456 c, i c, i, m c, i c, i, m c, i c, i, m fg144 c, i c, i c, i, m c, i fg256 c, i c, i, m c, i c, i, m fg484 c, i c, i, m fg676 c, i, m c, i fg896 c, i c, i, m fg1152 c, i cq208 m, b m, b m, b cq352 m, b m, b m, b cg624 m, b m, b note: c = commercial i = industrial m = military b = mil-std-883 std. c ? i ? m, b ? note: c = commercial i = industrial m = military b = mil-std-883
proasic plus flash family fpgas v5.9 1-1 device family overview the proasic plus family of devices, actel?s second- generation family of flash fpgas, offers enhanced performance over actel?s proa sic family. it combines the advantages of asics with the benefits of programmable devices through nonvolatile flash technology. this enables engineers to create high-density systems using existing asic or fpga design flows and tools. in addition, the proasic plus family offers a unique clock conditioning circuit based on two on-board phase-locked loops (plls). the family offers up to one million system gates, supported with up to 198 kbit s of two-port sram and up to 712 user i/os, all providing 50 mhz pci performance. advantages to the de signer extend beyond performance. unlike sram-bas ed fpgas, four levels of routing hierarchy simplify routing, while the use of flash technology allows all functionality to be live at power- up. no external boot prom is required to support device programming. while on-board security mechanisms prevent access to th e program information, reprogramming can be performed in-system to support future design iterations and field upgrades. the device?s architecture mitigates the complexity of asic migration at higher user volume . this makes proasic plus a cost- effective solution for applic ations in the networking, communications, computing, and avionics markets. the proasic plus family achieves its nonvolatility and reprogrammability through an advanced flash-based 0.22 m lvcmos process with four layers of metal. standard cmos design techniques are used to implement logic and control functions, including the plls and lvpecl inputs. this results in predictable performance compatible with gate arrays. the proasic plus architecture provides granularity comparable to gate arrays. th e device core consists of a sea-of-tiles ? . each tile can be configured as a flip-flop, latch, or three-input/one-output logic function by programming the appropri ate flash switches. the combination of fine granul arity, flexible routing resources, and abundant flash switches allows 100% utilization and over 95% routability for highly congested designs. tiles and larger functions are interconnected through a four-level routing hierarchy. embedded two-port sram blocks with built-in fifo/ram control logic can have user-defined depths and widths. users can also select programming for synchronous or asynchronous operation, as well as parity generations or checking. the unique clock conditioning circuitry in each device includes two clock conditioning blocks. each block provides a pll core, delay lines, phase shifts (0 and 180 ), and clock multipliers/d ividers, as well as the circuitry needed to provide bidirectional access to the pll. the pll block contains four programmable frequency dividers which allow the incoming clock signal to be divided by a wide range of factors from 1 to 64. the clock conditioning circuit also delays or advances the incoming reference clock up to 8 ns (in increments of 0.25 ns). the pll can be configured internally or externally during operation without redesigning or reprogramming the part. in addition to the pll, there are two lvpecl differential input pairs to accommodate high-speed clock and data inputs. to support customer needs for more comprehensive, lower-cost, board-level testing, actel?s proasic plus devices are fully compatible with ieee standard 1149.1 for test access port and boundary-scan test architecture. for more information concerning the flash fpga implementation, please refer to the "boundary scan (jtag)" section on page 2-8 . proasic plus devices are available in a variety of high- performance plastic packages . those packages and the performance features discussed above are described in more detail in the following sections.
proasic plus flash family fpgas 1-2 v5.9 proasic plus architecture the proprietary proasic plus architecture provides granularity comparable to gate arrays. the proasic plus device core consists of a sea-of-tiles ( figure 1-1 ). each tile can be conf igured as a three-input logic function (e.g., nand gate, d-flip-flop, etc.) by programming the appropriate flash switch interconnections ( figure 1-2 and figure 1-3 on page 1-3 ). tiles and larger functions ar e connected with any of the four levels of routing hierarchy. flash switches are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. flash switches are programmed to connect signal lines to the appropriate logic cell inpu ts and outputs. dedicated high-performance lines are c onnected as needed for fast, low-skew global signal distribution throughout the core. maximum core utilization is possible for virtually any design. proasic plus devices also contain embedded, two-port sram blocks with built-i n fifo/ram control logic. programming options include synchronous or asynchronous operation, two-port ram configurations, user-defined depth and width, and parity generation or checking. refer to the "embedded memory specifications" section on page 2-54 for more information. figure 1-1 ? the proasic plus device architecture figure 1-2 ? flash switch 256x9 two-port sram or fifo block logic tile 256x9 two port sram or fifo block ram block ram block i/os sensing switching switch in switch out w ord floating gate
proasic plus flash family fpgas v5.9 1-3 live at power-up the actel flash-based proasic plus devices support level 0 of the live at power-up (lapu) classification standard. this feature he lps in system component initialization, executing cr itical tasks before the processor wakes up, setting up and configuring memory blocks, clock generation, and bus activity management. the lapu feature of flash-based proasic plus devices greatly simplifies total system design and reduces total system cost, often eliminat ing the need for complex programmable logic device (cpld) and clock generation plls that are used for th is purpose in a system. in addition, glitches and brow nouts in system power will not corrupt the proasic plus device's flash configuration, and unlike sram-based fpgas, the device will not have to be reloaded when syst em power is restored. this enables the reduction or complete removal of the configuration prom, expe nsive voltage monitor, brownout detection, and clock generator devices from the pcb design. flash-based proasic plus devices simplify total system design, and reduce cost and design risk, while increasing system relia bility and improving system initialization time. flash switch unlike sram fpgas, proasic plus uses a live-at-power-up isp flash switch as it s programming element. in the proasic plus flash switch, two transistors share the floating gate, which stores the programming information. one is the sens ing transistor, which is only used for writing and verification of the floating gate voltage. the other is the sw itching transistor. it can be used in the architecture to connect/separate routing nets or to configure logic. it is also used to erase the floating gate ( figure 1-2 on page 1-2 ). logic tile the logic tile cell ( figure 1-3 ) has three inputs (any or all of which can be inverted) and one output (which can connect to both ultra-fast local and efficient long-line routing resources). any three-input, one-output logic function (except a three-input xor) can be configured as one tile. the tile can be conf igured as a latch with clear or set or as a flip-flop with clear or set. thus, the tiles can flexibly map logic and sequential gates of a design. figure 1-3 ? core logic tile local routing in 1 in 2 (clk) in 3 (reset) efficient long-line routing
proasic plus flash family fpgas 1-4 v5.9 data sheet categories in order to provide the latest information to designers, some datasheets are published before data has been fully characterized. datasheets are desi gnated as "product brief," "advance d," "production," and "datasheet supplement." the definition of th ese categories are as follows: product brief the product brief is a summarized version of a datasheet (advanced or production) containing general product information. this brief gives an overview of specific device and family information. advance this datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. this information can be used as estimates, but not for production. unmarked (production) this datasheet version contains informat ion that is considered to be final. datasheet supplement the datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. the supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications th at do not differ between the two families. export administration regulations (ear) the products described in this datasheet are subject to th e export administration regu lations (ear). they could require an approved export license prior to export from th e united states. an export in cludes release of product or disclosure of technology to a foreign nati onal inside or outsid e the united states. actel safety critical, life support, and high-reliability applications policy the actel products described in this advance status datasheet may not have completed actel?s qualification process. actel may amend or enhance products during the product intr oduction and qualification process, resulting in changes in device functionality or performance. it is the responsibility of each customer to ensure the fitness of any actel product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life- support, and other high-relia bility applications. con sult actel?s terms an d conditions for specif ic liability exclusions relating to life-support applic ations. a reliability report covering all of actel?s products is available on the actel website at http://www.actel.com/documents /ort_report.pdf. actel also offers a variety of enhanced qualification and lot acceptance screening procedures. c ontact your local actel sales office for additional reliability information.
v5.9 table of contents proasic plus flash family fpgas device family overview proasic plus architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-2 export administration regulations (ear) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1-4 general description routing resources . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-1 timing control and characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-10 sample implementations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-13 adjustable clock delay . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-13 clock skew minimization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-13 pll electrical specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-18 design environment . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-25 isp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-25 related documents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-26 package thermal characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-27 calculating typical power dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-28 operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-31 tristate buffer delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-42 output buffer delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-44 input buffer delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-46 global input buffer delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-48 predicted global routing delay . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-50 global routing skew . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-50 module delays . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-51 sample macrocell library listing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-51 embedded memory specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-54 pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-7 3 recommended design practice for vpn/vpp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2-74 package pin assignments 100-pin tqfp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 -1 144-pin tqfp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 -3 208-pin pqfp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 -5 208-pin cqfp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1 2 352-pin cqfp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-1 6 456-pin pbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-22 144-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-37 256-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-40 484-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-45 676-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-51 896-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-59 1152-pin fbga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-69 624-pin ccga/lga . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3-78 datasheet information list of changes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 -1 data sheet categories . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-8 export administration regulations (ear) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4-8 actel safety critical, life support, and high-re liability applications policy . . . . . 4-8

proasic plus flash family fpgas v5.9 2-1 general description routing resources the routing structure of proasic plus devices is designed to provide high performance through a flexible four- level hierarchy of routing resources: ultra-fast local resources, efficient long-line resources, high-speed, very long-line resources, and high performance global networks. the ultra-fast local resources are dedicated lines that allow the output of each tile to connect directly to every input of the eight surrounding tiles ( figure 2-1 ). the efficient long-line res ources provide routing for longer distances and higher fanout connections. these resources vary in length (spanning 1, 2, or 4 tiles), run both vertically and horizontally, and cover the entire proasic plus device ( figure 2-2 on page 2-2 ). each tile can drive signals onto the efficien t long-line resources, which can in turn access every input of every tile. active buffers are inserted automatically by routing software to limit the loading effects due to distance and fanout. the high-speed, very long-lin e resources, which span the entire device with minimal delay, are used to route very long or very high fanout nets. ( figure 2-3 on page 2-3 ). the high-performance globa l networks are low-skew, high fanout nets that are accessible from external pins or from internal logic ( figure 2-4 on page 2-4 ). these nets are typically used to distribute clocks, resets, and other high fanout nets requiring a minimum skew. the global networks are implemented as clock trees, and signals can be introduced at any junction. these can be employed hierarchically with signals accessing every input on all tiles. figure 2-1 ? ultra-fast local resources l l l l l l inputs output ultra-fast local lines (connects a tile to the adjacent tile, i/o buffer, or memory block) l ll
proasic plus flash family fpgas 2-2 v5.9 figure 2-2 ? efficient long-line resources l l llll l lllll l l llll l l llll l l llll logic cell spans 1 tile spans 2 tiles spans 4 tiles spans 1 tile spans 2 tiles spans 4 tiles logic tile
proasic plus flash family fpgas v5.9 2-3 clock resources the proasic plus family offers powerful and flexible control of circuit timing through the use of analog circuitry. each chip has two clock conditioning blocks containing a phase-locked lo op (pll) core, delay lines, phase shifter (0 and 180 ), clock multiplier/dividers, and all the circuitry needed for the selection and interconnection of inputs to the global network (thus providing bidirectional access to the pll). this permits the pll block to drive inputs and/or outputs via the two global lines on each side of the chip (four total lines). this circuitry is discussed in more detail in the "proasic plus clock management system" section on page 2-10 . clock trees one of the main architectural benefits of proasic plus is the set of power- and delay-friendly global networks. proasic plus offers four global trees. each of these trees is based on a network of spines and ribs that reach all the tiles in their regions ( figure 2-4 on page 2-4 ). this flexible clock tree architecture allows users to map up to 88 different internal/exter nal clocks in an apa1000 device. details on the clock spines and various numbers of the family are given in table 2-1 on page 2-4 . the flexible use of the proasic plus clock spine allows the designer to cope with severa l design requirements. users implementing clock-resource intensive applications can easily route external or gated internal clocks using global routing spines. users can also drastically reduce delay penalties and save buffering resources by mapping critical high fanout nets to spines. for design hints on using these features, refer to actel?s efficient use of proasic clock trees application note. figure 2-3 ? high-speed, very long-line resources pad ring pad ring pad ring i/o ring i/o ring high-speed very long-line resouces sram sram
proasic plus flash family fpgas 2-4 v5.9 note: this figure shows routing for only one global path. figure 2-4 ? high-performance global network table 2-1 ? clock spines apa075 apa150 apa300 apa450 apa600 apa750 apa1000 global clock networks (trees) 4 4 4 4 4 4 4 clock spines/tree 6 8 8 12 14 16 22 total spines 24 32 32 48 56 64 88 top or bottom spine height (tiles) 16 24 32 32 48 64 80 tiles in each top or bottom spine 512 768 1,024 1,024 1,536 2,048 2,560 total tiles 3,072 6,144 8,192 12,288 21,504 32,768 56,320 top spine bottom spine global pads global pads global networks global spine global ribs high-performance global network scope of spine (shaded area plus local rams and i/os) pad ring pad ring pad ring i/o ring i/o ring
proasic plus flash family fpgas v5.9 2-5 array coordinates during many place-and-rout e operations in actel?s designer software tool, it is possible to set constraints that require array coordinates. table 2-2 is provided as a reference. the array coordinates are measured from the lower left (0,0). they can be used in region constraints for specific groups of core cells, i/os, and ram blocks. wild cards are also allowed. i/o and cell coordinates ar e used for placement constraints. two coordinate systems are needed because there is not a one-to-one correspondence between i/o cells and core cells. in addi tion, the i/o coordinate system changes depending on the di e/package combination. core cell coordinates start at the lower left corner (represented as (1,1)) or at (1,5) if memory blocks are present at the bottom. memory coordinates use the same system and are indicated in table 2-2 . the memory coordinates for an apa1000 are illustrated in figure 2-5 . for more information on how to use constraints, see the designer user?s guide or online help for proasic plus software tools. table 2-2 ? array coordinates device logic tile memory rows all min. max. bottom top xy x y y y min. max. apa075 1 1 96 32 ? (33,33) or (33, 35) 0,0 97, 37 apa150 1 1 128 48 ? (49,49) or (49, 51) 0,0 129, 53 apa300 1 5 128 68 (1,1) or (1,3) (69,69) or (69, 71) 0,0 129, 73 apa450 1 5 192 68 (1,1) or (1,3) (69,69) or (69, 71) 0,0 193, 73 apa600 1 5 224 100 (1,1) or (1,3) (101, 101) or (101, 103) 0,0 225, 105 apa750 1 5 256 132 (1,1) or (1,3) (133, 133) or (133, 135) 0,0 257, 137 apa1000 1 5 352 164 (1,1) or (1,3) (165, 165) or (165, 167) 0,0 353, 169 figure 2-5 ? core cell coordinates for the apa1000 (353,169) (352,167) (352,165) (352,164) (352,5) (352,3) (353,0) (352,1) (1,5) (1,1) (1,164) (1,165) (1,3) (1,167) (1,169) (0,0) core memory blocks memory blocks
proasic plus flash family fpgas 2-6 v5.9 input/output blocks to meet complex system demands, the proasic plus family offers devices with a large number of user i/o pins; up to 712 on the apa1000. table 2-3 shows the available supply voltage conf igurations (the pll block uses an independent 2.5 v supply on the avdd and agnd pins). all i/os include es d protection circuits. each i/o has been tested to 2000 v to the human body model (per jesd22 (hbm)). six or seven standard i/o pads are grouped with a gnd pad and either a v dd (core power) or v ddp (i/o power) pad. two reference bias signals circle the chip. one protects the cascaded output drivers, while the other creates a virtual v dd supply for the i/o ring. i/o pads are fully configurab le to provide the maximum flexibility and speed. each pad can be configured as an input, an output, a tristate driver, or a bidirectional buffer ( figure 2-6 and table 2-4 ). table 2-3 ? proasic plus i/o power supply voltages v ddp 2.5 v 3.3 v input compatibility 2.5v 3.3v output drive 2.5v 3.3v figure 2-6 ? i/o block schematic representation 3.3 v / 2.5 v signal control pull-up control pad y en a 3.3 v / 2.5 v signal control drive strength and slew-rate control table 2-4 ? i/o features function description i/o pads configured as inputs ? selectable 2.5 v or 3.3 v threshold levels ? optional pull-up resistor ? optionally configurable as schmitt trigger input. the schmitt trigger input option can be configured as an input only, not a bidirectional buffer. this input type may be slower than a standard input under certain conditions and has a typical hysteresis of 0.35 v. i/o macros with an "s" in the standard i/o library have added schmitt capabilities. ? 3.3 v pci compliant (exc ept schmitt trigger inputs) i/o pads configured as outputs ? selectable 2.5 v or 3.3 v compliant output signals ? 2.5 v ? jedec jesd 8-5 ? 3.3 v ? jedec jesd 8-a (lvttl and lvcmos) ? 3.3 v pci compliant ? ability to drive lvttl and lvcmos levels ? selectable drive strengths ? selectable slew rates ? tristate i/o pads configured as bidirectional buffers ? selectable 2.5 v or 3.3 v compliant output signals ? 2.5 v ? jedec jesd 8-5 ? 3.3 v ? jedec jesd 8-a (lvttl and lvcmos) ? 3.3 v pci compliant ? optional pull-up resistor ? selectable drive strengths ? selectable slew rates ? tristate
proasic plus flash family fpgas v5.9 2-7 power-up sequencing while proasic plus devices are live at power-up, the order of v dd and v ddp power-up is important during system start-up. v dd should be powered up simultaneously with v ddp on proasic plus devices. failure to follow these guidelines may result in und esirable pin behavior during system start-up. for more information, refer to actel?s power-up behavior of proasic plus devices application note. lvpecl input pads in addition to standard i/o pads and power pads, proasic plus devices have a single lvpecl input pad on both the east and west side s of the device, along with avdd and agnd pins to power the pll block. the lvpecl pad cell consists of an input buffer (containing a low voltage differential amplifier) and a signal and its complement, ppecl (i/p) (pec ln) and npecl (peclref). the lvpecl input pad cell differs from the standard i/o cell in that it is operated from v dd only. since it is exclusively an input, it requires no output signal, output enable signal, or output configuration bits. as a special high-speed differential input, it also does not require pull-ups. recommended termination for lvpecl inputs is shown in figure 2-7 . the lvpecl pad cell compares voltages on the ppecl (i/p) pad (as illustrated in figure 2-8 ) and the npecl pad and sends the results to the global mux ( figure 2-11 on page 2-11 ). this high-speed, low-skew out put essentially controls the clock conditioning circuit. lvpecls are designed to meet lvpecl jedec receiver standard levels ( table 2-5 ). figure 2-7 ? recommended termination for lvpecl inputs figure 2-8 ? lvpecl high and low threshold values table 2-5 ? lvpecl receiver specifications symbol parameter minimum maximum units v ih input high voltage 1.49 2.72 v v il input low voltage 0.86 2.125 v v id differential input voltage 0.3 v dd v + _ ppecl npecl from lvpecl driver data z = 50 0 z = 50 0 r = 100 2.72 2.125 1.49 0.86 voltage
proasic plus flash family fpgas 2-8 v5.9 boundary scan (jtag) proasic plus devices are compatible with ieee standard 1149.1, which defines a set of hardware architecture and mechanisms for cost-effective, board-level testing. the basic proasic plus boundary-scan logic circuit is composed of the tap (test access port), tap controller, test data registers, and instruction register ( figure 2-9 ). this circuit supports all mandatory ieee 1149.1 instructi ons (extest, sample/preload and bypass) and the optional idcode instruction ( table 2-6 ). each test section is accessed through the tap, which has five associated pins: tck (t est clock input), tdi and tdo (test data input and output), tms (test mode selector) and trst (test reset input). tms, tdi and trst are equipped with pull-up resistors to ensure proper operation when no input data is supplied to them. these pins are dedicated for boundar y-scan test usage. actel recommends that a nominal 20 k pull-up resistor is added to tdo and tck pins. the tap controller is a four-b it state machine (16 states) that operates as shown in figure 2-10 on page 2-9 . the 1s and 0s represent the valu es that must be present at tms at a rising edge of tck for the given state transition to occur. ir and dr indicate that the instruction register or the data register is operating in that state. proasic plus devices have to be programmed at least once for complete boundary-scan functionality to be available. prior to being programmed, extest is not available. if boundary-scan func tionality is required prior to programming, refer to online technical support on the actel website and s earch for proasic plus bsdl. figure 2-9 ? proasic plus jtag boundary scan test logic circuit device logic tdi tck tms trst tdo i/o i/o i/o i/o i/o i/o i/o i/o i/o i/o i/o i/o i/o i/o bypass register instruction register tap controller test data registers table 2-6 ? boundary-scan opcodes hex opcode extest 00 sample/preload 01 idcode 0f clamp 05 bypass ff table 2-6 ? boundary-scan opcodes hex opcode
proasic plus flash family fpgas v5.9 2-9 the tap controller receives two control inputs (tms and tck) and generates control and clock signals for the rest of the test logic architec ture. on power-up, the tap controller enters the test-logi c-reset state. to guarantee a reset of the controller from any of the possible states, tms must remain high for five tck cycles. the trst pin may also be used to asyn chronously place the tap controller in the test-logic-reset state. proasic plus devices support three types of test data registers: bypass, device identification, and boundary scan. the bypass register is selected when no other register needs to be accessed in a device. this speeds up test data transfer to other devices in a test data path. the 32-bit device identification register is a shift register with four fields (lowest significant byte (lsb), id number, part number and version). the boundary-scan register observes and controls the state of each i/o pin. each i/o cell has three boundary-scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pin. the serial pins are used to serially connect all the boundary-scan register cells in a device into a boundary- scan register chain, which st arts at the tdi pin and ends at the tdo pin. the parallel ports are connected to the internal core logic tile and the input, output, and control ports of an i/o buffer to capt ure and load data into the register to control or obse rve the logic state of each i/o. figure 2-10 ? tap controller state diagram test-logic reset run-test/ idle select-dr- scan capture-dr shift-dr exit-dr pause-dr exit2-dr update-dr select-ir- scan capture-ir shift-ir exit-ir pause-ir exit2-ir update-ir 1 1 1 0 1 0 00 1 1 00 00 1 1 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0
proasic plus flash family fpgas 2-10 v5.9 timing control and characteristics proasic plus clock management system proasic plus devices provide designers with very flexible clock conditioning capabilities. each member of the proasic plus family contains two phase-locked loop (pll) blocks which perform the following functions: ? clock phase adjustment via programmable delay (250 ps steps from ?7 ns to +8 ns) ? clock skew minimization ? clock frequency synthesis each pll has the following key features: ? input frequency range (f in ) = 1.5 to 180 mhz ? feedback frequency range (f vco ) = 24 to 180 mhz ? output frequency range (f out ) = 8 to 180 mhz ? output phase shif t = 0 and 180 ? output duty cycle = 50% ? low output jitter (maximum at 25c) ?f vco <10 mhz. jitter 1% or better ? 10 mhz < f vco < 60 mhz. jitter 2% or better ?f vco > 60 mhz. jitter 1% or better note: jitter (ps) = jitter (%) period for example: ? low power consumption ? 6.9 mw (max. ? analog supply) + 7.0 w/mhz (max. ? digital supply) physical implementation each side of the chip contains a clock conditioning circuit based on a 180 mhz pll block ( figure 2-11 on page 2-11 ). two global multiplexed lines extend along each side of the chip to provide bidirectional access to the pll on that side (neither mux can be connected to the opposite side's pll). each global line has optional lvpecl input pads (described below). the global lines may be driven by either the lvpecl global input pad or the outputs from the pll block, or both. each global line can be driven by a different output from the pll. unused global pins can be configur ed as regular i/os or left unconnected. they default to an input with pull-up. the two signals available to driv e the global networks are as follows ( figure 2-12 on page 2-12 , table 2-7 on page 2- 12 , and table 2-8 on page 2-13 ): global a (secondary clock) ? output from global mux a ? conditioned version of pll output (f out ) ? delayed or advanced ? divided version of either of the above ? further delayed version of either of the above (0.25 ns, 0.50 ns, or 4.00 ns delay) 1 global b ? output from global mux b ? delayed or advanced version of f out ? divided version of either of the above ? further delayed version of either of the above (0.25 ns, 0.50 ns, or 4.00 ns delay) 2 functional description each pll block contains four programmable dividers as shown in figure 2-11 on page 2-11 . these allow frequency scaling of the input clock signal as follows: ? the n divider divides the input clock by integer factors from 1 to 32. ? the m divider in the feedback path allows multiplication of the input clock by integer factors ranging from 1 to 64. ? the two dividers together can implement any combination of multiplication and division resulting in a clock fre quency between 24 and 180 mhz exiting the pll core. this clock has a fixed 50% duty cycle. ? the output frequency of the pll core is given by the formula in eq 2-1 (f ref is the reference clock frequency): f out = f ref m n eq 2-1 ? the third and fourth dividers (u and v) permit the signals applied to the global network to each be further divided by integer factors ranging from 1 to 4. the implementations shown in eq 2-2 and eq 2-3 enable the user to define a wide range of frequency multiplier and divisors. eq 2-2 eq 2-3 jitter in picoseconds at 100 mhz = 0.01 (1/100e6) = 100 ps ? maximum acquisition time = 80 s for f vco > 40 mhz = 30 s for f vco < 40 mhz 1. this mode is available through the de lay feature of the global mux driver. f glb m nu () ----------------- = f gla m nv () ---------------- - =
proasic plus flash family fpgas v5.9 2-11 the clock conditioning circuit can advance or delay the clock up to 8 ns (in increments of 0.25 ns) relative to the positive edge of the incoming reference clock. the system also allows for the selection of output frequency clock phases of 0 and 180. prior to the application of si gnals to the rib drivers, they pass through programmable delay units, one per global network. these units permit the delaying of global signals relative to other signals to assist in the control of input set-up times. not all po ssible combinat ions of input and output modes can be used. the degrees of freedom available in the bidirectional global pad system and in the clock conditioning circui t have been restricted. this avoids unnecessary and unwieldy design kit and software work. notes: 1. fbdly is a programmable delay line from 0 to 4 ns in 250 ps increments. 2. dlya and dlyb are programmable delay lines, each wi th selectable values 0 ps, 250 ps, 500 ps, and 4 ns. 3. obdiv will also divide the phase-shift since it takes place after the pll core. figure 2-11 ? pll block ? top-level view an d detailed pll block diagram avdd agnd gnd + - v dd external feedback signal gla glb dynamic configuration bits flash configuration bits 8 27 4 clock conditioning circuitry (top level view) global mux a out global mux b out see figure 2-15 on page 2-15 input pins to the pll glb gla u v pll core 0 180 0 1 6 7 5 4 2 delay line 0.0 ns, 0.25 ns, 0.50 ns and 4.00 ns p+ p- clock from core (glint mode) clk 1 0 deskew delay 2.95 ns 1 2 3 delay line 0.25 ns to 4.00 ns, 16 steps, 0.25 ns increments 3 1 2 delay line 0.0 ns, 0.25 ns, 0.50 ns and 4.00 ns clock from core (glint mode) clka extfb xdlysel bypass secondary bypass primary fivdiv[4:0] fbdiv[5:0] fbsel[1:0] oamux[1:0] dlya[1:0] dlyb[1:0] obdiv[1:0] obmux[2:0] oadiv[1:0] fbdly[3:0] n m clock conditioning circuitry detailed block diagram
proasic plus flash family fpgas 2-12 v5.9 note: when a signal from an i/o tile is connected to the core, it cannot be connected to the global mux at the same time. figure 2-12 ? input connectors to proasic plus clock conditioning circuitry table 2-7 ? clock-conditioning circuitry mux settings mux datapath comments fbsel 1 internal feedback 2 internal feedback and advance clock using fbdly ?0.25 to ?4 ns in 0.25 ns increments 3 external feedback (extfb) xdlysel 0 feedback unchanged 1 deskew feedback by advancing clock by system delay fixed delay of ?2.95 ns obmux glb 0 primary bypass, no divider 1 primary bypass, use divider 2 delay clock using fbdly +0.25 to +4 ns in 0.25 ns increments 4 phase shift clock by 0 5 reserved 6 phase shift clock by +180 7 reserved oamux gla 0 secondary bypass, no divider 1 secondary bypass, use divider 2 delay clock using fbdly +0.25 to +4 ns in 0.25 ns increments 3 phase shift clock by 0 configuration tile configuration tile pecl pad cell glmx gl std. pad cell std. pad cell std. pad cell gl npecl ppecl core package pins physical i/o buffers global mux external feedback global mux b out global mux a out legend physical pin data signals to the core data signals to the pll block data signals to the global mux control signals to the global mux
proasic plus flash family fpgas v5.9 2-13 lock signal an active high lock signal (added via the smartgen pll development tool) indicates that the pll has locked to the incoming clock signa l. the pll will acquire and maintain a lock even when there is jitter on the incoming clock signal. the pll will maintain lock with an input jitter up to 5% of the input period, with a maximum of 5 ns. users can employ the lo ck signal as a soft reset of the logic driven by glb and/or gla. note if f in is not within specified frequencies, then both the f out and lock signal are indeterminate. pll configuration options the pll can be configured during design (via flash- configuration bits set in the programming bitstream) or dynamically during device op eration, thus eliminating the need to reprogram the device. the dynamic configuration bits are loaded into a serial-in/parallel-out shift register provided in the clock conditioning circuit. the shift register can be accessed either from user logic within the device or via the jtag port. another option is internal dynamic configuration via user-designed hardware. refer to actel's proasic plus pll dynamic reconfiguration using jtag application note for more information. for information on the clock conditioning circuit, refer to actel?s using proasic plus clock conditioning circuits application note. sample implementations frequency synthesis figure 2-13 on page 2-14 illustrates an example where the pll is used to multiply a 33 mhz external clock up to 133 mhz. figure 2-14 on page 2-14 uses two dividers to synthesize a 50 mhz output clock from a 40 mhz input reference clock. the input frequency of 40 mhz is multiplied by five and divided by four, giving an output clock (glb) frequency of 50 mhz. when dividers are used, a given ratio can be generated in multiple ways, allowing the user to stay wi thin the operating frequency ranges of the pll. for example, in this case the input divider could have been two and the output divider also two, giving us a division of the input frequency by four to go with the feedback loop division (effective multiplication) by five. adjustable clock delay figure 2-15 on page 2-15 illustrates the delay of the input clock by employing one of the adjustable delay lines. this is easily done in proasic plus by bypassing the pll core entirely and using the output delay line. notice also that the output clock can be effectively advanced relative to the input clock by using the delay line in the feedback path. this is shown in figure 2-16 on page 2-15 . clock skew minimization figure 2-17 on page 2-16 indicates how feedback from the clock network can be used to create minimal skew between the distributed clock network and the input clock. the input clock is fe d to the reference clock input of the pll. the out put clock (gla) feeds a clock network. the feedback input to the pll uses a clock input delayed by a routing network. the p ll then adjusts the phase of the input clock to match the delayed clock, thus providing nearly zero effe ctive skew be tween the two clocks. refer to actel's using proasic plus clock conditioning circuits application note for more information. table 2-8 ? clock conditioning circuitry delay-line settings delay line delay value (ns) dlyb 00 1 +0.25 2 +0.50 3+4.0 dlya 00 1 +0.25 2 +0.50 3+4.0
proasic plus flash family fpgas 2-14 v5.9 figure 2-13 ? using the pll 33 mh z in, 133 mhz out figure 2-14 ? using the pll 40 mh z in, 50 mhz out n m u v d d d d pll core external feedback global mux b out global mux a out glb gla 0 ? 180 ? 33 mhz 133 mhz 4 1 1 n m u v d d d d pll core external feedback global mux b out global mux a out glb gl a 0 ? 180 ? 40 mhz 50 mhz 5 4 1
proasic plus flash family fpgas v5.9 2-15 figure 2-15 ? using the pll to delay the input clock figure 2-16 ? using the pll to advan ce the input clock n m u v d d d d pll core external feedback global mux b out global mux a out glb gl a 0 ? 180 ? 133 mhz 133 mhz 1 1 1 n m u v d d d d pll core external feedback global mux b out global mux a out glb gl a 0 ? 180 ? 133 mhz 133 mhz 1 1 1
proasic plus flash family fpgas 2-16 v5.9 figure 2-17 ? using the pll for clock deskewing u v n m d d d d pll core external feedback global mux b out global mux a out gl b gl a 133 mhz 133 mhz /1 /1 d q q set clr off-chip on-chip reference clock 180 0
proasic plus flash family fpgas v5.9 2-17 logic tile timing characteristics timing characteristics for proasic plus devices fall into three categories: family dependent, device dependent, and design dependent. the input and output buffer characteristics are co mmon to all proasic plus family members. internal routing de lays are device dependent. design dependency means that actual delays are not determined until after plac ement and routing of the user?s design are complete. delay values may then be determined by using the timer utility or by performing simulation with post-layout delays. critical nets and typical nets propagation delays are expres sed only for typical nets, which are used for initial design performance evaluation. critical net delays can th en be applied to the most timing-critical paths. critical nets are determined by net property assignment prior to place-and-route. refer to the actel designer user?s guide or online help for details on using constraints. timing derating since proasic plus devices are manufactured with a cmos process, device performance will vary with temperature, voltage, and process. minimum timing parameters reflect maximum operating voltage, minimum operating temperat ure, and optimal process variations. maximum timing parameters reflect minimum operating voltage, maximu m operating temperature, and worst-case process variations (within process specifications). the derating factors shown in table 2-9 should be applied to all timing data contained within this datasheet. all timing numbers listed in this datasheet represent sample timing characteristics of proasic plus devices. actual timing delay values are design-specific and can be derived from the timer tool in actel?s designer software after place-and-route. table 2-9 ? temperature and voltage derating factors (normalized to worst-case commercial, t j = 70c, v dd = 2.3 v) ?55c ?40c 0c 25c 70c 85c 110c 125c 135c 150c 2.3 v 0.840.860.910.941.001.021.051.131.181.27 2.5 v 0.810.820.870.900.950.981.011.091.131.21 2.7 v 0.770.790.830.860.910.930.961.041.081.16 notes: 1. the user can set the junction temperature in designer softwar e to be any integer value in the range of ?55c to 175c. 2. the user can set the core voltage in designer software to be any value between 1.4 v and 1.6 v.
proasic plus flash family fpgas 2-18 v5.9 pll electrical specifications parameter value t j ?40c value t j > ?40c notes frequency ranges reference frequency f in (min.) 2.0 mhz 1.5 mhz clock conditioning circuitry (min.) lowest input frequency reference frequency f in (max.) 180 mhz 180 mhz clock conditioning circuitry (max.) highest input frequency osc frequency f vco (min.) 60 24 mhz lowest output frequency voltage controlled oscillator osc frequency f vco (max.) 180 180 mhz highest output frequency voltage controlled oscillator clock conditioning circuitry f out (min.) f in 40 = 18 mhz f in > 40 = 16 mhz 6 mhz lowest output frequency clock conditioning circuitry clock conditioning circuitry f out (max.) 180 180 mhz highest output frequency clock conditioning circuitry acquisition time from cold start acquisition time (max.) 80 s 30 sf vco 40 mhz acquisition time (max.) 80 s 80 sf vco > 40 mhz long term jitter peak-to-peak max.* temperature frequency mhz f vco < 10 1060 25c (or higher) 1% 2% 1% jitter(ps) = jitter(%)*period for example: jitter in picoseco nds at 100 mhz = 0.01 * (1/100e6) = 100 ps 0c 1.5% 2.5% 1% ?40c 2.5% 3.5% 1% ?55c 2.5% 3.5% 1% power consumption analog supply power (max.*) 6.9 mw per pll digital supply current (max.) 7 w/mhz duty cycle 50% 0.5% input jitter tolerance 5% input period (max. 5 ns) maximum jitter allowable on an input clock to acquire and maintain lock. note: *high clock frequencies (>60 mhz) under typical setup conditions
proasic plus flash family fpgas v5.9 2-19 pll i/o constraints pll locking is guaranteed only when the following constraints are followed: table 2-10 ? pll i/o constraints t j ?40c value t j > ?40c i/o type pll locking is guaranteed only when using low drive strength and low slew rate i/o. pll locking may be inconsistent when using high drive strength or high slew rate i/os no constraints sso apa300 hermetic packages 8 sso with fin 180 mhz and outputs switching simultaneously plastic packages 16 sso apa600 hermetic packages 16 sso plastic packages 32 sso apa1000 hermetic packages 16 sso plastic packages 32 sso apa300 hermetic packages 12 sso with fin 50 mhz and half outputs switching on positive clock edge, half switching on the negative clock edge no less than 10 ns later plastic packages 20 sso apa600 hermetic packages 32 sso plastic packages 64 sso apa1000 hermetic packages 32 sso plastic packages 64 sso
proasic plus flash family fpgas 2-20 v5.9 user security proasic plus devices have flashlock protection bits that, once programmed, block the entire programmed contents from being read externally. refer to table 2-11 for details on the number of bits in the key for each device. if locked, the user can only reprogram the device employing the user-defined security key. this protects the device from being read back and duplicated. since programmed data is stored in nonvolatile memory cells (actually very small capacitors) rather than in the wiring, physical deconstruction cannot be used to compromise data. this type of security breach is further discouraged by the placement of the me mory cells beneath the four metal layers (whose removal cannot be accomplished without disturbing the charge in the capacitor). this is the highest security provided in the industry. for more information, refer to actel?s design security in nonvolatile flash and antifuse fpgas white paper. embedded memory floorplan the embedded memory is lo cated across the top and bottom of the device in 256x9 blocks ( figure 1-1 on page 1-2 ). depending on the device, up to 88 blocks are available to support a variet y of memory configurations. each block can be programmed as an independent memory array or combined (using dedicated memory routing resources) to form larger, more complex memory configurations. a single me mory configuration could include blocks from both the top and bottom memory locations. embedded memory configurations the embedded memory in the proasic plus family provides great configuration flexibility ( table 2-12 ). each proasic plus block is designed and optimized as a two- port memory (one read, on e write). this provides 198 kbits of two-port and/or single port memory in the apa1000 device. each memory block can be configured as fifo or sram, with independent selection of synchronous or asynchronous read and write ports ( table 2-13 ). additional characteristics include programmable flags as well as parity checking and generation. figure 2-18 on page 2-22 and figure 2-19 on page 2-23 show the block diagrams of the basic sram and fifo blocks. table 2-14 on page 2-22 and table 2-15 on page 2-23 describe memory block sram and fifo interface signals, respectively. a single memory block is designed to operate at up to 150 mhz (s tandard speed grade typical conditions). each block is comprised of 256 9-bit words (one read port, one write po rt). the memory blocks may be cascaded in width and/or depth to create the desired memory organization. ( figure 2-20 on page 2-24 ). this provides optimal bit widths of 9 (one block), 18, 36, and 72, and optimal depths of 256, 512, 768, and 1,024. refer to actel?s smartgen user?s guide for more information. figure 2-21 on page 2-24 gives an example of optimal memory usage. ten blocks with 23,040 bits have been used to generate three arra ys of various widths and depths. figure 2-22 on page 2-24 shows how ram blocks can be used in parallel to create extra read ports. in this example, using only 10 of the 88 available blocks of the apa1000 yields an effective 6,912 bits of multiple port ram. the actel smartgen so ftware facilitates building wider and deeper memory configurations for optimal memory usage. table 2-11 ? flashlock key size by device device key size apa075 79 bits apa150 79 bits apa300 79 bits apa450 119 bits apa600 167 bits apa750 191 bits apa1000 263 bits ? table 2-12 ? proasic plus memory configurations by device device bottom top maximum width maximum depth dwdw apa075 0 12 256 108 1,536 9 apa150 0 16 256 144 2,048 9 apa300 16 16 256 144 2,048 9 apa450 24 24 256 216 3,072 9 apa600 28 28 256 252 3,584 9 apa750 32 32 256 288 4,096 9 apa1000 44 44 256 396 5,632 9
proasic plus flash family fpgas v5.9 2-21 table 2-13 ? basic memory configurations type write access read access parity library cell name ram asynchronous asynchronous checked ram256x9aa ram asynchronous asynchronous generated ram256x9aap ram asynchronous synchronous transparent checked ram256x9ast ram asynchronous synchronous transparent generated ram256x9astp ram asynchronous synchronous pipelined checked ram256x9asr ram asynchronous synchronous pipelined generated ram256x9asrp ram synchronous asynchronous checked ram256x9sa ram synchronous asynchronous generated ram256xsap ram synchronous synchronous transparent checked ram256x9sst ram synchronous synchronous transparent generated ram256x9sstp ram synchronous synchronous pipelined checked ram256x9ssr ram synchronous synchronous pipelined generated ram256x9ssrp fifo asynchronous asynchronous checked fifo256x9aa fifo asynchronous asynchronous generated fifo256x9aap fifo asynchronous synchronous transparent checked fifo256x9ast fifo asynchronous synchronous transparent generated fifo256x9astp fifo asynchronous synchronous pipelined checked fifo256x9asr fifo asynchronous synchronous pipelined generated fifo256x9asrp fifo synchronous asynchronous checked fifo256x9sa fifo synchronous asynchronous generated fifo256x9sap fifo synchronous synchronous transparent checked fifo256x9sst fifo synchronous synchronous transparent generated fifo256x9sstp fifo synchronous synchronous pipelined checked fifo256x9ssr fifo synchronous synchronous pipelined generated fifo256x9ssrp
proasic plus flash family fpgas 2-22 v5.9 note: each ram block contains a multiplexer (called dmux) for each out put signal, increasing design efficiency. these dmux cells do n ot consume any core logic tiles and connect di rectly to high-speed routing resources be tween the ram blocks. they are used when ram blocks are cascaded and are automatically inserted by the software tools. figure 2-18 ? example sram block diagrams table 2-14 ? memory block sram interface signals sram signal bits in/out description wclks 1 in write clock used on synchronization on write side rclks 1 in read clock used on synchronization on read side raddr<0:7> 8 in read address rblkb 1 in read block select (active low) rdb 1 in read pulse (active low) waddr<0:7> 8 in write address wblkb 1 in write block select (active low) di<0:8> 9 in input data bits <0:8>, <8> can be used for parity in wrb 1 in write pulse (active low) do<0:8> 9 out output data bits <0:8>, <8> can be used for parity out rpe 1 out read parity error (active high) wpe 1 out write parity error (active high) parodd 1 in selects odd parity generation/d etect when high, even parity when low note: not all signals shown are used in all modes. sram (256x9) di <0:8> do <0:8> raddr <0:7> waddr <0:7> wrb rdb wblkb rblkb wclks rclks rpe parodd di <0:8> waddr <0:7> wrb wblkb parodd wpe wpe sram (256x9) di <0:8> do <0:8> waddr <0:7> wrb rdb wblkb rblkb wclks rpe parodd wpe raddr <0:7> parodd di <0:8> do <0:8> raddr <0:7> waddr <0:7> wrb rdb wblkb rblkb rclks rpe wpe do <0:8> raddr <0:7> rdb rblkb rclks rpe sync write and sync read ports async write and async read ports sync write and async read ports async write and sync read ports sram (256x9) sram (256x9)
proasic plus flash family fpgas v5.9 2-23 note: each ram block contains a multiplexer (called dmux) for each out put signal, increasing design efficiency. these dmux cells do n ot consume any core logic tiles and connect di rectly to high-speed routing resources be tween the ram blocks. they are used when ram blocks are cascaded and are automatically inserted by the software tools. figure 2-19 ? basic fifo block diagrams table 2-15 ? memory block fifo interface signals fifo signal bits in/out description wclks 1 in write clock used for synchronization on write side rclks 1 in read clock used for synchronization on read side level <0:7> 8 in direct configuratio n implements static flag logic rblkb 1 in read block select (active low) rdb 1 in read pulse (active low) reset 1 in reset for fifo pointers (active low) wblkb 1 in write block select (active low) di<0:8> 9 in input data bits <0:8>, <8> will be generated parity if pargen is true wrb 1 in write pulse (active low) full, empty 2 out fifo flags. full prev ents write and empty prevents read eqth, geqth 2 out eqth is true when the fifo holds th e number of words specified by the level signal. geqth is true when the fifo holds (level) words or more do<0:8> 9 out output data bits <0:8>. <8> will be parity output if pargen is true. rpe 1 out read parity error (active high) wpe 1 out write parity error (active high) lgdep <0:2> 3 in configures depth of the fifo to 2 (lgdep+1) parodd 1 in parity generation/detect ? even when low, odd when high fifo (256x9) level<0:7> do <0:8> di<0:8> wrb rdb wblkb rblkb rpe parodd wpe lgdep<0:2> full empty eqth geqth wclks rclks reset reset rpe wpe full empty eqth geqth do <0:8> rpe wpe full empty eqth geqth di <0:8> do <0:8> level <0:7> wrb rdb wblkb rblkb rpe parodd wpe lgdep<0:2> di <0:8> level <0:7> wrb rdb wblkb rblkb parodd lgdep<0:2> full empty eqth geqth rclks reset reset level<0:7> di<0:8> wrb rdb wblkb rblkb parodd lgdep<0:2> wclks do <0:8> fifo (256x9) fifo (256x9) fifo (256x9) sync write and sync read ports sync write and async read ports async write and sync read ports async write and async read ports
proasic plus flash family fpgas 2-24 v5.9 figure 2-20 ? apa1000 memory block architecture figure 2-21 ? example showing memory arrays wi th different widths and depths figure 2-22 ? multi-port memory usage word depth word width 88 blocks 256 9 256 9 256 9 256 9 256 9 256 9 256 9 256 9 256 9 word depth word width 1,024 words x 9 bits, 1 read, 1 write 512 words x 18 bits, 1 read, 1 write 256 words x 18 bits, 1 read, 1 write total memory blocks used = 10 total memory bits = 23,040 256 256 256 256 9 256 256 9 9 256 99 256 256 256 256 256 99 9 256 9 512 words x 9 bits, 4 read, 1 write 256 words x 9 bits, 2 read, 1 write total memory blocks used = 10 total memory bits = 6,912 word depth word width write port write port read ports 9 9 read ports 99 9 9 256 256 256 256 256 256 256
proasic plus flash family fpgas v5.9 2-25 design environment the proasic plus family of fpgas is fully supported by both actel's libero ? integrated design environment (ide) and designer fpga development software. actel libero ide is an integrated design manager that seamlessly integrates design tools while guiding the user through the design flow, managing all design and log files, and passing necessary design data among tools. additionally, libero ide allows users to integrate both schematic and hdl synthesis into a single flow and verify the entire design in a sing le environment (see actel?s website for more information about libero ide ). libero ide includes synplify ? ae from synplicity?, viewdraw ? ae from mentor graphics ? , model sim ? hdl simulator from mentor graphics, waveformer lite? ae from synapticad ? , palace? ae physical synthesis from magma, and designer software from actel. palace is an effective tool when designing with proasic plus . palace ae physical synthesis from magma takes an edif netlist and optimizes the performance of proasic plus devices through a physical placement-driven process, ensuring that timi ng closure is easily achieved. actel's designer software is a place-and-route tool that provides a comprehensive suit e of backend support tools for fpga development. the designer software includes the following: ? timer ? a world-class integrated static timing analyzer and constrain ts editor that supports timing-driven place-and-route ? netlistviewer ? a design netlist schematic viewer ? chipplanner ? a graphical floorplanner viewer and editor ? smartpower ? allows the designer to quickly estimate the power consumption of a design ? pineditor ? a graphical ap plication for editing pin assignments and i/o attributes ? i/o attribute editor ? di splays all assigned and unassigned i/o macros and their attributes in a spreadsheet format with the designer software, a user can lock the design pins before layout while minimally impacting the results of place-and-route. additionally, actel?s back-annotation flow is compatible with all the major simulators. another tool included in the designer software is the smartgen macro builder, which easily creates popular and commonly used logic functions for implementation into your schematic or hdl design. actel's designer software is compatible with the most popular fpga design entry and verification tools from eda vendors, such as ment or graphics, synplicity, synopsys, and cadence design systems. the designer software is available for both the windows and unix operating systems. isp the user can generate *.bit or *.stp programming files from the designer software and can use these files to program a device. proasic plus devices can be progr ammed in-system. for more information on isp of proasic plus devices, refer to the in-system programming proasic plus devices and performing internal in-system programming using actel?s proasic plus devices application notes. prior to being programmed for the first time, the proasic plus device i/os are in a tristate condition with the pull-up resistor option enabled.
proasic plus flash family fpgas 2-26 v5.9 related documents application notes efficient use of proasic clock trees http://www.actel.com/documen ts/a500k_clocktree_an.pdf i/o features in proasic plus flash fpgas http://www.actel.com/docum ents/apa_lvpecl_an.pdf power-up behavior of proasic plus devices http://www.actel.com/docum ents/apa_powerup_an.pdf proasic plus pll dynamic reconfiguration using jtag http://www.actel.com/documen ts/apa_plldynamic_an.pdf using proasic plus clock conditioning circuits http://www.actel.com/doc uments/apa_pll_an.pdf in-system programming proasic plus devices http://www.actel.com/documen ts/apa_external_isp_an.pdf performing internal in-system programming using actel?s proasic plus devices http://www.actel.com/documen ts/apa_microprocessor_an.pdf proasic plus ram and fifo blocks http://www.actel.com/docum ents/apa_ram_fifo_an.pdf white paper design security in nonvolatile flash and antifuse fpgas http://www.actel.com/documen ts/designsecurity_wp.pdf user?s guides designer user?s guide http://www.actel.com/doc uments/designer_ug.pdf smartgen cores reference guide http://www.actel.com/docum ents/gen_refguide_ug.pdf proasic and proasic plus macro library guide http://www.actel.com/docum ents/pa_libguide_ug.pdf additional information the following link contains addi tional information on proasic plus devices. http://www.actel.com/products/proasicplus/default.aspx
proasic plus flash family fpgas v5.9 2-27 package thermal characteristics the proasic plus family is available in several package types with a range of pin counts. actel has selected packages based on high pin co unt, reliability factors, and superior thermal characteristics. thermal resistance defines the ability of a package to conduct heat away from the silicon, through the package to the surrounding air. junction-to-ambient thermal resistance is measur ed in degrees celsius/watt and is represented as theta ja ( ja ). the lower the thermal resistance, the more efficiently a package will dissipate heat. a package?s maximum allowed power (p) is a function of maximum junction temperature (t j ), maximum ambient operating temperature (t a ), and junction-to-ambient thermal resistance ja . maximum junction temperature is the maximum allowable temperature on the active surface of the integrated ci rcuit (ic) and is 110c. p is defined as shown in eq 2-4 : eq 2-4 ja is a function of the rate (in linear feet per minute (lfpm)) of airflow in contact with the package. when the estimated power consumption exceeds the maximum allowed power, other means of cooling, such as increasing the airflow rate, must be used. the maximum power dissipation allowed for a military temperature device is specified as a function of jc . the absolute maximum junction temperature is 150c. the calculation of the absolute maximum power dissipation allowed for a military temperature application is illustrated in the following example for a 456-pin pbga package: eq 2-5 p t j t a ? ja ---------------- - = table 2-16 ? package thermal characteristics plastic packages pin count jc ja units still air 1.0 m/s 200 ft./min. 2.5 m/s 500 ft./min. thin quad flat pack (tqfp) 100 14.0 33.5 27.4 25.0 c/w thin quad flat pack (tqfp) 144 11.0 33.5 28.0 25.7 c/w plastic quad flat pack (pqfp) 1 208 8.0 26.1 22.5 20.8 c/w pqfp with heat spreader 2 208 3.8 16.2 13.3 11.9 c/w plastic ball grid array (pbga) 456 3.0 15.6 12.5 11.6 c/w fine pitch ball grid array (fbga) 144 3.8 26.9 22.9 21.5 c/w fine pitch ball grid array (fbga) 256 3.8 26.6 22.8 21.5 c/w fine pitch ball grid array (fbga) 3 484 3.2 18.0 14.7 13.6 c/w fine pitch ball grid array (fbga) 4 484 3.2 20.5 17.0 15.9 c/w fine pitch ball grid array (fbga) 676 3.2 16.4 13.0 12.0 c/w fine pitch ball grid array (fbga) 896 2.4 13.6 10.4 9.4 c/w fine pitch ball grid array (fbga) 1152 1.8 12.0 8.9 7.9 c/w ceramic quad flat pack (cqfp) 208 2.0 22.0 19.8 18.0 c/w ceramic quad flat pack (c qfp) 352 2.0 17.9 16.1 14.7 c/w ceramic column grid array (ccga/lga) 624 6.5 8.9 8.5 8.0 c/w notes: 1. valid for the following devices irrespective of temperature grade: apa075, apa150, and apa300 2. valid for the following devices irrespective of te mperature grade: apa450, apa600, apa750, and apa1000 3. depopulated array 4. full array maximum power allowed max. junction temp. ( c) max. case temp. ( c) ? jc ( c/w) ----------------------------------------------------------------------------------------------------------------------------- 150 c125 c ? 3.0 c/w --------------------------------------- - 8.333w = = =
proasic plus flash family fpgas 2-28 v5.9 calculating typical power dissipation proasic plus device power is calculated with bo th a static and an acti ve component. the active component is a function of both the number of tile s utilized and the system speed. power dissip ation can be calculat ed using the following formula: total power consumption?p total p total = p dc + p ac where: global clock contribution?p clock p clock , the clock component of power dissipation, is given by the piece-wise model: for r < 15000 the model is: (p1 + (p2*r) ? ( p7*r2)) * fs (lightly-loaded clock trees) for r > 15000 the model is: (p10 + p11*r) * fs (heavily-loaded clock trees) where: storage-tile contribution?p storage p storage , the storage-tile (registe r) component of ac power dissipation, is given by p storage = p5 * ms * fs where: p dc = 7 mw for the apa075 8 mw for the apa150 11 mw for the apa300 12 mw for the apa450 12 mw for the apa600 13 mw for the apa750 19 mw for the apa1000 p dc includes the stat ic components of p vddp + p vdd + p avdd p ac =p clock + p storage + p logic + p outputs + p inputs + p pll + p memory p1 = 100 w/mhz is the basic power consumption of the clock tree per mhz of the clock p2 = 1.3 w/mhz is the incremental power consumption of th e clock tree per storage tile ? also per mhz of the clock p7 = 0.00003 w/mhz is a correction fact or for partially-loaded clock trees p10 = 6850 w/mhz is the basic power consumption of the clock tree per mhz of the clock p11 = 0.4 w/mhz is the incremental power consumption of the clock tree pe r storage tile ? also per mhz of the clock r = the number of storage tile s clocked by this clock fs = the clock frequency p5 = 1.1 w/mhz is the average power consumption of a storage tile per mhz of its output toggling rate. the maximum output toggling rate is fs/2. ms = the number of storage tiles (reg ister) switching dur ing each fs cycle fs = the clock frequency
proasic plus flash family fpgas v5.9 2-29 logic-tile contribution?p logic p logic , the logic-tile component of ac power dissipation, is given by p logic = p3 * mc * fs where: i/o output buffer contribution?p outputs p outputs , the i/o component of ac powe r dissipation, is given by p outputs = (p4 + (c load * v ddp 2 )) * p * fp where: i/o input buffer's buffer contribution?p inputs the input?s component of ac power dissipation is given by p inputs = p8 * q * fq where: pll contribution?p pll p pll = p9 * n pll where: ram contribution?p memory finally, p memory , the memory component of ac power consumption, is given by p memory = p6 * n memory * f memory * e memory where: p3 = 1.4 w/mhz is the average power consumption of a logi c tile per mhz of its ou tput toggling rate. the maximum output toggling rate is fs/2. mc = the number of logic tiles switching during each fs cycle fs = the clock frequency p4 = 326 w/mhz is the intrinsic power consumption of an output pad normalized per mhz of the output frequency. this is the total i/o current v ddp . c load = the output load p = the number of outputs fp = the average output frequency p8 = 29 w/mhz is the intrinsic power consumption of an input pad normalized per mhz of the input frequency. q = the number of inputs fq = the average input frequency p9 = 7.5 mw. this value has been estimated at maximum pll clock frequency. n pll = number of plls used p6 = 175 w/mhz is the average power consumptio n of a memory block per mhz of the clock n memory = the number of ram/fifo blocks (1 block = 256 words * 9 bits) f memory = the clock frequency of the memory e memory = the average number of active blocks divided by the total number of blocks (n) of the memory. ? typical values for e memory would be 1/4 for a 1k x 8,9,16, 32 memory and 1/16 for a 4kx8, 9, 16, and 32 memory configuration ? in addition, an application-dependent component to e memory can be considered. for example, for a 1kx8 memory configurat ion using only 1 cycle out of 2, e memory = 1/4*1/2 = 1/8
proasic plus flash family fpgas 2-30 v5.9 the following is an apa750 exam ple using a shift register design with 13,440 storage tiles (register) and 0 logic tiles. this design has one clock at 10 mhz, a nd 24 outputs toggling at 5 mhz. we then calculate the various components as follows: p clock => p clock = (p1 + (p2*r) - (p7*r 2 )) * fs = 121.5 mw p storage => p storage = p5 * ms * fs = 147.8 mw p logic => p logic = 0 mw p outputs => p outputs = (p4 + (c load * v ddp 2 )) * p * fp = 91.4 mw p inputs => p inputs = p8 * q * fq = 0.3 mw p memory => p memory = 0 mw p ac => 361 mw p total p dc + p ac = 374 mw (typical) fs = 10 mhz r = 13,440 ms = 13,440 (in a shift register 100% of storage tile s are toggling at each cloc k cycle and fs = 10 mhz) mc = 0 (no logic tiles in this shift register) c load = 40 pf v ddp = 3.3 v p=24 fp = 5 mhz q=1 fq = 10 mhz n memory = 0 (no ram/fifo blocks in this shift register)
proasic plus flash family fpgas v5.9 2-31 operating conditions table 2-17 and table 2-18 delineate operating limits. performance retention for devices operated and stored at 110c or less, the performance retention period is 20 years after programming. for devices operated and stored at temperatures greater than 110c, refer to table 2-19 on page 2-32 to determine the performance retention period. actel does not guar antee performance if the performance retention period is exceeded. designers can determine the performance retention period from the following table. evaluate the percentage of time spent at the highest temperature, then dete rmine the next highest temperature to which the device will be exposed. in table 2-19 on page 2-32 , find the temperature profile that most closely matches the application. example ? the ambient temperature of a system cycles between 100c (25% of the time) and 50c (75% of the time). no forced ventilation cooling system is in use. an apa600-pq208m fpga operates in the system, dissipating 1 w. the package thermal resistance (junction-to-ambient) in still air ja is 20c/w, indicating that the junction temperatur e of the fpga will be 120c (25% of the time) and 70c ( 75% of the time). the entry in table 2-19 on page 2-32 , which most closely matches the application, is 25% at 125c with 75% at 110c. performance retention in this example is at least 16.0 years. note that exceeding the st ated retention period may result in a performance degradation in the fpga below the worst-case performance in dicated in the actel timer. to ensure that performance does not degrade below the worst-case values in the actel timer, the fpga must be reprogrammed within the performance retention period. in addition, note that performance retention is independent of whether or not the fpga is operating. the retention period of a device in storage at a given temperature will be the same as the retention period of a device operating at that junction temperature. table 2-17 ? absolute maximum ratings* parameter condition minimum maximum units supply voltage core (v dd )?0.33.0v supply voltage i/o ring (v ddp )?0.34.0v dc input voltage ?0.3 v ddp + 0.3 v pci dc input voltage ?1.0 v ddp + 1.0 v pci dc input clamp current (absolute) v in < ?1 or v in = v ddp + 1 v 10 ma lvpecl input voltage ?0.3 v ddp + 0.5 v gnd 00v note: *stresses beyond those listed u nder "absolute maximum ratings" may cause pe rmanent damage to the device. exposure to absolute maximum rated conditions for extended periods may affect device reliab ility. devices should not be operated outside th e recommended operating conditions. table 2-18 ? programming, storage, and operating limits product grade programming cycles (min.) program retention (min.) storage temperature operating min. max. t j max. junction temperature commercial 500 20 years ?55c 110c 110c industrial 500 20 years ?55c 110c 110c military 100 refer to table 2-19 on page 2-32 ?65c 150c 150c mil-std-883 100 refer to table 2-19 on page 2-32 ?65c 150c 150c
proasic plus flash family fpgas 2-32 v5.9 table 2-19 ? military temperature grade product performance retention minimum time at t j 110c or below minimum time at t j 125c or below minimum time at t j 135c or below minimum time at t j 150c or below minimum performance retention (years) 100% 20.0 90% 10% 18.2 75% 25% 16 90% 10% 15.4 50% 50% 13.3 90% 10% 11.8 75% 25% 11.4 100% 10 90% 10% 9.1 50% 50% 8 75% 25% 8 90% 10% 7.7 75% 25% 7.3 50% 50% 6.7 75% 25% 5.7 100% 5 90% 10% 4.5 50% 50% 4.4 50% 50% 4 75% 25% 4 50% 50% 3.3 100% 2.5
proasic plus flash family fpgas v5.9 2-33 table 2-20 ? recommended maximum operating conditions programming and pll supplies parameter condition commercial/industrial/ military/mil-std-883 units minimum maximum v pp during programming 15.8 16.5 v normal operation 1 016.5v v pn during programming ?13.8 ?13.2 v normal operation 2 ?13.8 0.5 v i pp during programming 25 ma i pn during programming 10 ma avdd v dd v dd v agnd gnd gnd v notes: 1. please refer to the "v pp programming supply pin" section on page 2-74 for more information. 2. please refer to the "v pn programming supply pin" section on page 2-74 for more information. table 2-21 ? recommended operating conditions parameter symbol limits commercial industrial military/mil-std-883 dc supply voltage (2.5 v i/os) v dd and v ddp 2.5 v 0.2 v 2.5 v 0.2 v 2.5 v 0.2 v dc supply voltage (3.3 v i/os) v ddp v dd 3.3 v 0.3 v 2.5 v 0.2 v 3.3 v 0.3 v 2.5 v 0.2 v 3.3 v 0.3 v 2.5 v 0.2 v operating ambient temperature range t a , t c 0c to 70c ?40c to 85c ?55c (t a ) to 125c (t c ) maximum operating junction temperature t j 110c 110c 150c note: for i/o long-term reliability, external pull-up resistor s cannot be used to increase output voltage above v ddp .
proasic plus flash family fpgas 2-34 v5.9 table 2-22 ? dc electrical specifications (v ddp = 2.5 v 0.2v) symbol parameter conditions commercial/industrial/ military/mil-std-883 1, 2 min. typ. max. units v oh output high voltage high drive (ob25lph) low drive (ob25lpl) i oh = ?6 ma i oh = ?12 ma i oh = ?24 ma i oh = ?3 ma i oh = ?6 ma i oh = ?8 ma 2.1 2.0 1.7 2.1 1.9 1.7 v v ol output low voltage high drive (ob25lph) low drive (ob25lpl) i ol = 8 ma i ol = 15 ma i ol = 24 ma i ol = 4 ma i ol = 8 ma i ol = 15 ma 0.2 0.4 0.7 0.2 0.4 0.7 v v ih 3 input high voltage 1.7 v ddp + 0.3 v v il 4 input low voltage ?0.3 0.7 v r weakpullup weak pull-up resistance (otb25lpu) v in 1.25 v 6 56 k hyst input hysteresis schmitt see table 2-4 on page 2-6 0.3 0.35 0.45 v i in input current with pull up (v in = gnd) ?240 ? 20 a without pull up (v in = gnd or v dd ) ?10 10 a i ddq quiescent supply current (standby) commercial v in = gnd 5 or v dd std. 5.0 15 ma i ddq quiescent supply current (standby) industrial v in = gnd 5 or v dd std. 5.0 20 ma i ddq quiescent supply current (standby) military/mil-std-883 v in = gnd 5 or v dd std. 5.0 25 ma i oz tristate output leakage current v oh = gnd or v dd std. ?10 10 a i osh output short circuit current high high drive (ob25lph) low drive (ob25lpl) v in = v ss v in = v ss ?120 ?100 ma notes: 1. all process conditions. commercial/industrial: junction temperature: ?40 to +110c. 2. all process conditions. military: junction temperature: ?55 to +150c. 3. during transitions, the input signal may overshoot to v ddp +1.0v for a limited time of no larger than 10% of the duty cycle. 4. during transitions, the input signal may undershoot to -1.0 v for a limited time of no larger than 10% of the duty cycle. 5. no pull-up resistor.
proasic plus flash family fpgas v5.9 2-35 i osl output short circuit current low high drive (ob25lph) low drive (ob25lpl) v in = v ddp v in = v ddp 100 30 ma c i/o i/o pad capacitance 10 pf c clk clock input pad capacitance 10 pf table 2-22 ? dc electrical specifications (v ddp = 2.5 v 0.2v) (continued) symbol parameter conditions commercial/industrial/ military/mil-std-883 1, 2 min. typ. max. units notes: 1. all process conditions. commercial/industrial: junction temperature: ?40 to +110c. 2. all process conditions. military: junction temperature: ?55 to +150c. 3. during transitions, the input signal may overshoot to v ddp +1.0v for a limited time of no larger than 10% of the duty cycle. 4. during transitions, the input signal may undershoot to -1.0 v for a limited time of no larger than 10% of the duty cycle. 5. no pull-up resistor.
proasic plus flash family fpgas 2-36 v5.9 table 2-23 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to commercial and industrial temperature only symbol parameter conditions commercial/industrial 1 units min. typ. max. v oh output high voltage 3.3 v i/o, high drive (ob33p) 3.3 v i/o, low drive (ob33l) i oh = ?14 ma i oh = ?24 ma i oh = ?6 ma i oh = ?12 ma 0.9 ? v ddp 2.4 0.9 ? v ddp 2.4 v v ol output low voltage 3.3 v i/o, high drive (ob33p) 3.3 v i/o, low drive (ob33l) i ol = 15 ma i ol = 20 ma i ol = 28 ma i ol = 7 ma i ol = 10 ma i ol = 15 ma 0.1v ddp 0.4 0.7 0.1v ddp 0.4 0.7 v v ih 2 input high voltage 3.3 v schmitt trigger inputs 3.3 v lvttl/lvcmos 2.5 v mode 1.6 2 1.7 v ddp + 0.3 v ddp + 0.3 v ddp + 0.3 v v il 3 input low voltage 3.3 v schmitt trigger inputs 3.3 v lvttl/lvcmos 2.5 v mode ?0.3 ?0.3 ?0.3 0.8 0.8 0.7 v r weakpullup weak pull-up resistance (iob33u) v in 1.5 v 7 43 k r weakpullup weak pull-up resistance (iob25u) v in 1.5 v 7 43 k i in input current with pull up (v in = gnd) ?300 ?40 a without pull up (v in = gnd or v dd ) ?10 10 a i ddq quiescent supply current (standby) commercial v in = gnd 4 or v dd std. 5.0 15 ma i ddq quiescent supply current (standby) industrial v in = gnd 4 or v dd std. 5.0 20 ma i ddq quiescent supply current (standby) military v in = gnd 4 or v dd std. 5.0 25 ma notes: 1. all process conditions. commercial/industri al: junction temperature: ?40 to +110c. 2. during transitions, the inpu t signal may overshoot to v ddp +1.0 v for a limited time of no larger than 10% of the duty cycle. 3. during transitions, the input signal may undershoot to ?1.0 v for a limited time of no larger than 10% of the duty cycle. 4. no pull-up resistor required.
proasic plus flash family fpgas v5.9 2-37 i osh output short circuit current high 3.3 v high drive (ob33p) 3.3 v low drive (ob33l) v in = gnd v in = gnd ?200 ?100 i osl output short circuit current low 3.3 v high drive 3.3 v low drive v in = v dd v in = v dd 200 100 c i/o i/o pad capacitance 10 pf c clk clock input pad capacitance 10 pf table 2-23 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) (continued) applies to commercial and industrial temperature only symbol parameter conditions commercial/industrial 1 units min. typ. max. notes: 1. all process conditions. commercial/industri al: junction temperature: ?40 to +110c. 2. during transitions, the inpu t signal may overshoot to v ddp +1.0 v for a limited time of no larger than 10% of the duty cycle. 3. during transitions, the input signal may undershoot to ?1.0 v for a limited time of no larger than 10% of the duty cycle. 4. no pull-up resistor required.
proasic plus flash family fpgas 2-38 v5.9 table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only symbol parameter conditions military/mil-std-883b 1 units min. typ. max. v oh output high voltage 3.3 v i/o, high drive, high slew (ob33ph) 3.3v i/o, high drive, normal/ low slew (ob33pn/ob33pl) 3.3 v i/o, low drive, high/ normal/low slew (ob33lh/ ob33ln/ob33ll) i oh = ?8 ma i oh = ?16 ma i oh = ?3ma i oh = ?8ma i oh = ?3 ma i oh = ?8 ma 0.9 ? v ddp 2.4 0.9 ? v ddp 2.4 0.9 ? v ddp 2.4 v v ol output low voltage 3.3 v i/o, high drive, high slew (ob33ph) 3.3v i/o, high drive, normal/ low slew (ob33pn/ob33pl)) 3.3 v i/o, low drive, high/ normal/low slew (ob33lh/ ob33ln/ob33ll) i ol = 12 ma i ol = 17 ma i ol = 28 ma i ol = 4 ma i ol = 6 ma i ol = 13 ma i ol = 4 ma i ol = 6 ma i ol = 13 ma 0.1v ddp 0.4 0.7 0.1v ddp 0.4 0.7 0.1v ddp 0.4 0.7 v v ih 2 input high voltage 3.3 v schmitt trigger inputs 3.3 v lvttl/lvcmos 2.5 v mode 1.6 2 1.7 v ddp + 0.3 v ddp + 0.3 v ddp + 0.3 v v il 3 input low voltage 3.3 v schmitt trigger inputs 3.3 v lvttl/lvcmos 2.5 v mode ?0.3 ?0.3 ?0.3 0.7 0.8 0.7 v r weakpullup weak pull-up resistance (iob33u) v in 1.5 v 7 43 k r weakpullup weak pull-up resistance (iob25u) v in 1.5 v 7 43 k i in input current with pull up (v in = gnd) ?300 ?40 a without pull up (v in = gnd or v dd ) ?10 10 a i ddq quiescent supply current (standby) commercial v in = gnd 4 or v dd std. 5.015ma i ddq quiescent supply current (standby) industrial v in = gnd 4 or v dd std. 5.0 20 ma notes: 1. all process conditions. military temperature / mil-std -883 class b: junction temperature: ?55 to +125c. 2. during transitions, the inpu t signal may overshoot to v ddp +1.0 v for a limited time of no larger than 10% of the duty cycle. 3. during transitions, the input signal may undershoot to ?1.0 v for a limited time of no larger than 10% of the duty cycle. 4. no pull-up resistor required.
proasic plus flash family fpgas v5.9 2-39 i ddq quiescent supply current (standby) military v in = gnd 4 or v dd std. 5.0 25 ma i oz tristate output leakage current v oh = gnd or v dd std. ?10 10 a i osh output short circuit current high 3.3 v high drive (ob33p) 3.3 v low drive (ob33l) v in = gnd v in = gnd ?200 ?100 i osl output short circuit current low 3.3 v high drive 3.3 v low drive v in = v dd v in = v dd 200 100 c i/o i/o pad capacitance 10 pf c clk clock input pad capacitance 10 pf table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) (continued) applies to military temperature and mil-std-883b temperature only symbol parameter conditions military/mil-std-883b 1 units min. typ. max. notes: 1. all process conditions. military temperature / mil-std -883 class b: junction temperature: ?55 to +125c. 2. during transitions, the inpu t signal may overshoot to v ddp +1.0 v for a limited time of no larger than 10% of the duty cycle. 3. during transitions, the input signal may undershoot to ?1.0 v for a limited time of no larger than 10% of the duty cycle. 4. no pull-up resistor required.
proasic plus flash family fpgas 2-40 v5.9 table 2-25 ? dc specifications (3.3 v pci operation) 1 symbol parameter condition commercial/ industrial 2 military/mil-std- 883 2 units min. max. min. max. v dd supply voltage for core 2.3 2.7 2.3 2.7 v v ddp supply voltage for i/o ring 3.0 3.6 3.0 3.6 v v ih input high voltage 0.5v ddp v ddp + 0.5 0.5v ddp v ddp + 0.5 v v il input low voltage ?0.5 0.3v ddp ?0.5 0.3v ddp v i ipu input pull-up voltage 3 0.7v ddp 0.7v ddp v i il input leakage current 4 0 < v in < v ddp std. ?10 10 ?50 50 a v oh output high voltage i out = ?500 a 0.9v ddp 0.9v ddp v v ol output low voltage i out = 1500 a 0.1v ddp 0.1v ddp v c in input pin capacitance (except clk) 10 10 pf c clk clk pin capacitance 5 12 5 12 pf notes: 1. for pci operation, use gl33, otb33ph, ob33ph, iob 33ph, ib33, or ib33s macro library cell only. 2. all process conditions. junction temperature: ?40 to +110c fo r commercial and industrial devices and ?55 to +125c for milit ary. 3. this specification is guaranteed by design. it is the minimum voltage to which pull-up resistor s are calculated to pull a flo ated network. designers with applications sensit ive to static power utilization should ensu re that the input buffer is conducting mi nimum current at this input voltage. 4. input leakage currents include hi-z output leakage fo r all bidirectional buffers with tristate outputs.
proasic plus flash family fpgas v5.9 2-41 table 2-26 ? ac specifications (3.3 v pci revision 2.2 operation) symbol parameter condition commercial/industrial/m ilitary/mil-std- 883 units min. max. i oh(ac) switching current high 0 < v out 0.3v ddp * ?12v ddp ma 0.3v ddp v out < 0.9v ddp * (?17.1 + (v ddp ? v out )) ma 0.7v ddp < v out < v ddp * see equation c ? page 124 of the pci specification document rev. 2.2 (test point) v out = 0.7v ddp * ?32v ddp ma i ol(ac) switching current low v ddp > v out 0.6v ddp * 16v ddp ma 0.6v ddp > v out > 0.1v ddp 1 (26.7v out )ma 0.18v ddp > v out > 0 * see equation d ? page 124 of the pci specification document rev. 2.2 (test point) v out = 0.18v ddp 38v ddp ma i cl low clamp current ?3 < v in ?1 ?25 + (v in + 1)/0.015 ma i ch high clamp current v ddp + 4 > v in v ddp + 1 25 + (v in ? v ddp ? 1)/0.015 ma slew r output rise slew rate 0.2v ddp to 0.6v ddp load * 14v/ns slew f output fall slew rate 0.6v ddp to 0.2v ddp load * 14v/ns note: * refer to the pci specification document rev. 2.2. pin output buffer 1/2 in. maxx 10 pf 1k pin output buffer 10 pf 1k pad loading applicable to the rising edge pci pad loading applicable to the falling edge pci
proasic plus flash family fpgas 2-42 v5.9 tristate buffer delays figure 2-23 ? tristate buffer delays table 2-27 ? worst-case commercial conditions v ddp = 3.0 v, v dd = 2.3 v, 35 pf load, t j = 70c macro type description max. t dlh 1 max. t dhl 2 max. t enzh 3 max. t enzl 4 units std. std. std. std. otb33ph 3.3 v, pci output current, high slew rate 2.0 2.2 2.2 2.0 ns otb33pn 3.3 v, high output current, nominal slew rate 2.2 2.9 2.4 2.1 ns otb33pl 3.3 v, high output current, low slew rate 2.5 3.2 2.7 2.8 ns otb33lh 3.3 v, low output current, high slew rate 2.6 4.0 2.8 3.0 ns otb33ln 3.3 v, low output current, nominal slew rate 2.9 4.3 3.2 4.1 ns otb33ll 3.3 v, low output current, low slew rate 3.0 5.6 3.3 5.5 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. t enzh = enable-to-pad, z to high 4. t enzl = enable-to-pad, z to low table 2-28 ? worst-case commercial conditions v ddp = 2.3 v, v dd = 2.3 v, 35 pf load, t j = 70c macro type description max. t dlh 1 max. t dhl 2 max. t enzh 3 max. t enzl 4 units std. std. std. std. otb25lphh 2.5 v, low power, high output current, high slew rate 5 2.0 2.1 2.3 2.0 ns otb25lphn 2.5 v, low power, high output current, nominal slew rate 5 2.4 3.0 2.7 2.1 ns otb25lphl 2.5 v, low power, high output current, low slew rate 5 2.9 3.2 3.1 2.7 ns otb25lplh 2.5 v, low power, low output current, high slew rate 5 2.7 4.6 3.0 2.6 ns otb25lpln 2.5 v, low power, low output current, nominal slew rate 5 3.5 4.2 3.8 3.8 ns otb25lpll 2.5 v, low power, low output current, low slew rate 5 4.0 5.3 4.2 5.1 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. t enzh = enable-to-pad, z to high 4. t enzl = enable-to-pad, z to low 5. low power i/o work with v ddp = 2.5 v 10% only. v ddp = 2.3 v for delays. pad a otbx a 50% pad v ol v oh 50% t dlh 50% 50% t dhl en 50% pad v ol 50% t enzl 50% 10% en 50% pad gnd v oh 50% t enzh 50% 90% v ddp 35 pf en
proasic plus flash family fpgas v5.9 2-43 table 2-29 ? worst-case military conditions v ddp = 3.0 v, v dd = 2.3 v, 35 pf load, t j = 125c for military/mil-std-883 macro type description max. t dlh 1 max. t dhl 2 max. t enzh 3 max. t enzl 4 units std. std. std. std. otb33ph 3.3 v, pci output current, high slew rate 2.2 2.4 2.3 2.1 ns otb33pn 3.3 v, high output current, nominal slew rate 2.4 3.2 2.7 2.3 ns otb33pl 3.3 v, high output current, low slew rate 2.7 3.5 2.9 3.0 ns otb33lh 3.3 v, low output current, high slew rate 2.7 4.3 3.0 3.1 ns otb33ln 3.3 v, low output current, nominal slew rate 3.3 4.7 3.4 4.4 ns otb33ll 3.3 v, low output curren t, low slew rate 3.2 6.0 3.5 5.9 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. t enzh = enable-to-pad, z to high 4. t enzl = enable-to-pad, z to low table 2-30 ? worst-case military conditions v ddp = 2.3 v, v dd = 2.3 v, 35 pf load, t j = 125c for military/mil-std-883 macro type description max. t dlh 1 max. t dhl 2 max. t enzh 3 max. t enzl 4 units std. std. std. std. otb25lphh 2.5 v, low power, high output current, high slew rate 5 2.3 2.3 2.4 2.1 ns otb25lphn 2.5 v, low power, high output current, nominal slew rate 5 2.7 3.2 2.8 2.1 ns otb25lphl 2.5 v, low power, high output current, low slew rate 5 3.2 3.5 3.3 2.8 ns otb25lplh 2.5 v, low power, low output current, high slew rate 5 3.0 5.0 3.2 2.8 ns otb25lpln 2.5 v, low power, low output current, nominal slew rate 5 3.7 4.5 4.1 4.1 ns otb25lpll 2.5 v, low power, low output current, low slew rate 5 4.4 5.8 4.4 5.4 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. t enzh = enable-to-pad, z to high 4. t enzl = enable-to-pad, z to low 5. low power i/o work with v ddp = 2.5 v 10% only. v ddp = 2.3 v for delays.
proasic plus flash family fpgas 2-44 v5.9 output buffer delays figure 2-24 ? output buffer delays table 2-31 ? worst-case commercial conditions v ddp = 3.0 v, v dd = 2.3 v, 35 pf load, t j = 70c macro type description max. t dlh 1 max. t dhl 2 units std. std. ob33ph 3.3 v, pci output current, high slew rate 2.0 2.2 ns ob33pn 3.3 v, high output current, nominal slew rate 2.2 2.9 ns ob33pl 3.3 v, high output current, low slew rate 2.5 3.2 ns ob33lh 3.3 v, low output current, high slew rate 2.6 4.0 ns ob33ln 3.3 v, low output current, nominal slew rate 2.9 4.3 ns ob33ll 3.3 v, low output current, low slew rate 3.0 5.6 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low table 2-32 ? worst-case commercial conditions v ddp = 2.3 v, v dd = 2.3 v, 35 pf load, t j = 70c macro type description max. t dlh 1 max. t dhl 2 units std. std. ob25lphh 2.5 v, low power, high ou tput current, high slew rate 3 2.0 2.1 ns ob25lphn 2.5 v, low power, high ou tput current, nominal slew rate 3 2.4 3.0 ns ob25lphl 2.5 v, low power, high output current, low slew rate 3 2.9 3.2 ns ob25lplh 2.5 v, low power, low output current, high slew rate 3 2.7 4.6 ns ob25lpln 2.5 v, low power, low output current, nominal slew rate 3 3.5 4.2 ns ob25lpll 2.5 v, low power, low output current, low slew rate 3 4.0 5.3 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. low-power i/os work with v ddp = 2.5 v 10% only. v ddp = 2.3 v for delays. table 2-33 ? worst-case military conditions v ddp = 3.0v, v dd = 2.3v, 35 pf load, t j = 125c for mili tary/mil-std-883 macro type description max. t dlh 1 max. t dhl 2 units std. std. ob33ph 3.3v, pci output current, high slew rate 2.1 2.3 ns ob33pn 3.3v, high output current, nominal slew rate 2.5 3.2 ns pad a 50% pad v ol v oh 50% t dlh 50% 50% t dhl 35 pf a obx
proasic plus flash family fpgas v5.9 2-45 ob33pl 3.3v, high output current, low slew rate 2.7 3.5 ns ob33lh 3.3v, low output current, high slew rate 2.7 4.3 ns ob33ln 3.3v, low output current, nominal slew rate 3.3 4.7 ns ob33ll 3.3v, low output current, low slew rate 3.3 6.1 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low table 2-34 ? worst-case military conditions v ddp = 2.3 v, v dd = 2.3v, 35 pf load, t j = 125c for military/mil-std-883 macro type description max. t dlh 1 max. t dhl 2 units std. std. ob25lphh 2.5v, low power, high output current, high slew rate 3 2.3 2.4 ns ob25lphn 2.5v, low power, high output current, nominal slew rate 3 2.7 3.3 ns ob25lphl 2.5v, low power, high output current, low slew rate 3 3.2 3.5 ns ob25lplh 2.5v, low power, low output current, high slew rate 3 3.0 5.0 ns ob25lpln 2.5v, low power, low output current, nominal slew rate 3 3.9 4.6 ns ob25lpll 2.5v, low power, low output current, low slew rate 3 4.3 5.7 ns notes: 1. t dlh = data-to-pad high 2. t dhl = data-to-pad low 3. low power i/o work with v ddp = 2.5 v 10% only. v ddp = 2.3 v for delays. table 2-33 ? worst-case military conditions v ddp = 3.0v, v dd = 2.3v, 35 pf load, t j = 125c for mili tary/mil-std-883 macro type description max. t dlh 1 max. t dhl 2 units std. std.
proasic plus flash family fpgas 2-46 v5.9 input buffer delays figure 2-25 ? input buffer delays table 2-35 ? worst-case commercial conditions v ddp = 3.0 v, v dd = 2.3 v, t j = 70c macro type description max. t inyh 1 max. t inyl 2 units std. std. ib33 3.3 v, cmos input levels 3 , no pull-up resistor 0.4 0.6 ns ib33s 3.3 v, cmos input levels 3 , no pull-up resistor, schmitt trigger 0.6 0.8 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp =2.3 v for delays. table 2-36 ? worst-case commercial conditions v ddp = 2.3 v, v dd = 2.3 v, t j = 70c macro type description max. t inyh 1 max. t inyl 2 units std. std. ib25lp 2.5 v, cmos input levels 3 , low power 0.9 0.6 ns ib25lps 2.5 v, cmos input levels 3 , low power, schmitt trigger 0.7 0.9 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp =2.3v for delays. pad y pad v ddp 0 v 50% y gnd v dd 50% t inyh 50% 50% ibx t inyl
proasic plus flash family fpgas v5.9 2-47 table 2-37 ? worst-case military conditions v ddp = 3.0v, v dd = 2.3v, t j = 125c for military/mil-std-883 macro type description max. t inyh 1 max. t inyl 2 units std. std. ib33 3.3 v, cmos input levels 3 , no pull-up resistor 0.5 0.6 ns ib33s 3.3 v, cmos input levels 3 , no pull-up resistor, schmitt trigger 0.6 0.8 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp =2.3v for delays. table 2-38 ? worst-case military conditions v ddp = 2.3v, v dd = 2.3v, t j = 125c for military/mil-std-883 macro type description max. t inyh 1 max. t inyl 2 units std. std. ib25lp 2.5 v, cmos input levels 3 , low power 0.9 0.7 ns ib25lps 2.5 v, cmos input levels 3 , low power, schmitt trigger 0.8 1.0 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp =2.3v for delays.
proasic plus flash family fpgas 2-48 v5.9 global input buffer delays table 2-39 ? worst-case commercial conditions v ddp = 3.0 v, v dd = 2.3 v, t j = 70c macro type description max. t inyh 1 max. t inyl 2 units std. 3 std. 3 gl33 3.3 v, cmos input levels 4 , no pull-up resistor 1.0 1.1 ns gl33s 3.3 v, cmos input levels 4 , no pull-up resistor, schmitt trigger 1.0 1.1 ns pecl ppecl input levels 1.0 1.1 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. applies to military proasic plus devices. 4. lvttl delays are the same as cmos delays. 5. for lp macros, v ddp = 2.3 v for delays. table 2-40 ? worst-case commercial conditions v ddp = 2.3 v, v dd = 2.3 v, t j = 70c macro type description max. t inyh 1 max. t inyl 2 units std. 3 std. 3 gl25lp 2.5 v, cmos input levels 4 , low power 1.1 1.0 ns gl25lps 2.5 v, cmos input levels 4 , low power, schmitt trigger 1.3 1.0 ns notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. applies to military proasic plus devices. 4. lvttl delays are the same as cmos delays. 5. for lp macros, v ddp =2.3v for delays.
proasic plus flash family fpgas v5.9 2-49 table 2-41 ? worst-case military conditions v ddp = 3.0v, v dd = 2.3v, t j = 125c for military/mil-std-883 macro type description max. t inyh 1 max. t inyl 2 std. std. gl33 3.3v, cmos input levels 3 , no pull-up resistor 1.1 1.1 gl33s 3.3v, cmos input levels 3 , no pull-up resistor, schmitt trigger 1.1 1.1 pecl ppecl input levels 1.1 1.1 notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp =2.3v for delays. table 2-42 ? worst-case military conditions v ddp = 2.3v, v dd = 2.3v, t j = 125c for military/mil-std-883 macro type description max. t inyh 1 max. t inyl 2 std. std. gl25lp 2.5v, cmos input levels 3 , low power 1.0 1.1 gl25lps 2.5v, cmos input levels 3 , low power, schmitt trigger 1.4 1.0 notes: 1. t inyh = input pad-to-y high 2. t inyl = input pad-to-y low 3. lvttl delays are the same as cmos delays. 4. for lp macros, v ddp = 2.3 v for delays.
proasic plus flash family fpgas 2-50 v5.9 predicted global routing delay global routing skew table 2-43 ? worst-case commercial conditions 1 v ddp = 3.0 v, v dd = 2.3 v, t j = 70c parameter description max. units std. t rckh input low to high 2 1.1 ns t rckl input high to low 2 1.0 ns t rckh input low to high 3 0.8 ns t rckl input high to low 3 0.8 ns notes: 1. the timing delay difference between tile locations is less than 15 ps. 2. highly loaded row 50%. 3. minimally loaded row. table 2-44 ? worst-case military conditions v ddp = 3.0v, v dd = 2.3v, t j = 125c for military/mil-std-883 parameter description max. units t rckh input low to high (high loaded row of 50%) 1.1 ns t rckl input high to low (high loaded row of 50%) 1.0 ns t rckh input low to high (minimally loaded row) 0.8 ns t rckl input high to low (minimally loaded row) 0.8 ns note: * the timing delay difference between tile locations is less than 15 ps. table 2-45 ? worst-case commercial conditions v ddp = 3.0 v, v dd = 2.3 v, t j = 70c parameter description max. units std. t rckswh maximum skew low to high 270 ps t rckshh maximum skew high to low 270 ps table 2-46 ? worst-case commercial conditions v ddp = 3.0v, v dd = 2.3v, t j = 125c for military/mil-std-883 parameter description max. units t rckswh maximum skew low to high 270 ps t rckshh maximum skew high to low 270 ps
proasic plus flash family fpgas v5.9 2-51 module delays sample macrocell library listing figure 2-26 ? module delays table 2-47 ? worst-case military conditions 1 v dd = 2.3 v, t j = 70o c, t j = 70c, t j = 125c for military/mil-std-883 cell name description std. max min units nand2 2-input nand 0.5 ns and2 2-input and 0.7 ns nor3 3-input nor 0.8 ns mux2l 2-1 mux with active low select 0.5 ns oa21 2-input or into a 2-input and 0.8 ns xor2 2-input exclusive or 0.6 ns ldl active low latch (lh/hl) lh 2 0.9 ns clk-q hl 2 0.8 ns t setup 0.7 ns t hold 0.1 ns dffl negative edge-triggered d-type flip-flop (lh/hl) clk-q lh 2 0.9 ns hl 2 0.8 ns t setup 0.6 ns t hold 0.0 ns notes: 1. intrinsic delays have a variable component, coupled to the input slope of the signal. these numbers assume an input slope typ ical of local interconnect. 2. lh and hl refer to the q transitions from low to high and high to low, respectively. a b 50% y 50% 50% 50% 50% 50% c 50%50% 50% 50% 50% 50% t dalh t dblh t dahl t dbhl t dchl t dclh a b c y
proasic plus flash family fpgas 2-52 v5.9 table 2-48 ? recommended operating conditions parameter symbol limits commercial/industrial military/mil-std-883 maximum clock frequency* f clock 180 mhz 180 mhz maximum ram frequency* f ram 150 mhz 150 mhz maximum rise/fall time on inputs* ? schmitt trigger mode (10% to 90%) ? non-schmitt trigger mode (10% to 90%) t r /t f t r /t f n/a 100 ns 100 ns 10 ns maximum lvpecl frequency* 180 mhz 180 mhz maximum tck frequency (jtag) f tck 10 mhz 10 mhz table 2-49 ? slew rates measured at c = 30pf , nominal power supplies and 25c type trig. level rising edge (ns) slew rate (v/n s) falling edge (ns) slew rate (v/ns) pci mode ob33ph 10%-90% 1.60 1.65 1.65 1.60 yes ob33pn 10%-90% 1.57 1.68 3.32 0.80 no ob33pl 10%-90% 1.57 1.68 1.99 1.32 no ob33lh 10%-90% 3.80 0.70 4.84 0.55 no ob33ln 10%-90% 4.19 0.63 3.37 0.78 no ob33ll 10%-90% 5.49 0.48 2.98 0.89 no ob25lphh 10%-90% 1.55 1.29 1.56 1.28 no ob25lphn 10%-90% 1.70 1.18 2.08 0.96 no ob25lphl 10%-90% 1.97 1.02 2.09 0.96 no ob25lplh 10%-90% 3.57 0.56 3.93 0.51 no ob25lpln 10%-90% 4.65 0.43 3.28 0.61 no ob25lpll 10%-90% 5.52 0.36 3.44 0.58 no
proasic plus flash family fpgas v5.9 2-53 table 2-50 ? jtag switching characteristics description symbol min max unit output delay from tck falling to tdi, tms t tcktdi ?4 4 ns tdo setup time before tck rising t tdotck 10 ns tdo hold time after tck rising t tcktdo 0 ns tck period t tck 100 2 1,000 ns rck period t rck 100 1,000 ns notes: 1. for dc electrical specificati ons of the jtag pins (tck, td i, tms, tdo, trst), refer to table 2-22 on page 2-34 when v ddp = 2.5 v and table 2-24 on page 2-38 when v ddp = 3.3 v. 2. if rck is being used, there is no minimum on the tck period. figure 2-27 ? jtag operation timing tck tms, tdi tdo t tck t tcktdi t tcktdo t tdotck
proasic plus flash family fpgas 2-54 v5.9 embedded memory specifications this section discusses proasic plus sram/fifo embedded memory and its interface signals, including timing diagrams that show the relationships of signals as they pertain to single embedded memory blocks ( table 2-51 ). table 2-13 on page 2-21 shows basic sram and fifo configurations. simu ltaneous read and write to the same location must be done with care. on such accesses the di bus is output to the do bus. refer to the proasic plus ram and fifo blocks application note for more information. enclosed timing diagrams?sram mode: ? "synchronous sram read, access timed output strobe (synchronous tr ansparent)" section on page 2-55 ? "synchronous sram read, pipeline mode outputs (synchronous pipelined)" section on page 2-56 ? "asynchronous sram write" section on page 2-57 ? "asynchronous sram read, address controlled, rdb=0" section on page 2-58 ? "asynchronous sram read, rdb controlled" section on page 2-58 ? "synchronous sram write" ? embedded memory specifications the difference between sy nchronous transparent and pipeline modes is the timing of all the output signals from the memory. in transparent mode, the outputs will change within the same clock cycle to reflect the data requested by the currently valid access to the memory. if clock cycles are short (h igh clock speed), the data requires most of the clock cycle to change to valid values (stable signals). processing of this data in the same clock cycle is nearly impossible. mo st designers add registers at all outputs of the memory to push the data processing into the next clock cycle. an entire clock cycle can then be used to process the data. to simplify use of this memory setup, suitable registers have been implemented as part of th e memory primitive and are available to the user in the synchronous pipeline mode. in this mode, the output sign als will change shortly after the second rising edge, following the initiation of the read access. table 2-51 ? memory block sram interface signals sram signal bits in/out description wclks 1 in write clock used on synchronization on write side rclks 1 in read clock used on synchronization on read side raddr[0:7] 8 in read address rblkb 1 in true read block select (active low) rdb 1 in true read pulse (active low) waddr[0:7] 8 in write address wblkb 1 in write block select (active low) di[0:8] 9 in input data bits [0:8], [8] can be used for parity in wrb 1 in negative true write pulse do[0:8] 9 out output data bits [0:8], [8] can be used for parity out rpe 1 out read parity error (active high) wpe 1 out write parity error (active high) parodd 1 in selects odd parity generati on/detect when high, even when low note: not all signals shown are used in all modes.
proasic plus flash family fpgas v5.9 2-55 synchronous sram read, acce ss timed output strobe ( synchronous transparent) note: the plot shows the normal operation status. figure 2-28 ? synchronous sram read, access timed ou tput strobe (synchronous transparent) table 2-52 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns oca new do access from rclks 7.5 ns och old do valid from rclks 3.0 ns rach raddr hold from rclks 0.5 ns racs raddr setup to rclks 1.0 ns rdch rdb hold from rclks 0.5 ns rdcs rdb setup to rclks 1.0 ns rpca new rpe access from rclks 9.5 ns rpch old rpe valid from rclks 3.0 ns raddr rpe do rclks rbd, rblkb new valid data out cycle start old data out new valid address t racs t rdcs t rdch t rach t och t rpch t cmh t oca t rpca t ccyc t cml
proasic plus flash family fpgas 2-56 v5.9 synchronous sram read, pipeline mode outputs (synchronous pipelined) note: the plot shows the normal operation status. figure 2-29 ? synchronous sram read, pipeline mode outputs (synchronous pipelined) table 2-53 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = 0c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns oca new do access from rclks 2.0 ns och old do valid from rclks 0.75 ns rach raddr hold from rclks 0.5 ns racs raddr setup to rclks 1.0 ns rdch rdb hold from rclks 0.5 ns rdcs rdb setup to rclks 1.0 ns rpca new rpe access from rclks 4.0 ns rpch old rpe valid from rclks 1.0 ns rclks rpe do new valid data out cycle start new rpe out raddr new valid address rdb, rblkb t racs t oca t rpch t och t rpca t cml t cmh t ccyc t rach t rdch t rdcs old data out old rpe out
proasic plus flash family fpgas v5.9 2-57 asynchronous sram write note: the plot shows the normal operation status. figure 2-30 ? asynchronous sram write table 2-54 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883b symbol t xxx description min. max. units notes awrh waddr hold from wb 1.0 ns awrs waddr setup to wb 0.5 ns dwrh di hold from wb 1.5 ns dwrs di setup to wb 0.5 ns pargen is inactive. dwrs di setup to wb 2.5 ns pargen is active. wpda wpe access from di 3.0 ns w pe is invalid, while pargen is active. wpdh wpe hold from di 1.0 ns wrcyc cycle time 7.5 ns wrmh wb high phase 3.0 ns inactive wrml wb low phase 3.0 ns active wrb, wblkb waddr wpe di t awrs t wpda t awrh t dwrs t wrml t wrmh t wrcyc t wpdh t dwrh
proasic plus flash family fpgas 2-58 v5.9 asynchronous sram read, a ddress controlled, rdb=0 asynchronous sram read, rdb controlled note: the plot shows the normal operation status. figure 2-31 ? asynchronous sram read, address controlled, rdb = 0 table 2-55 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883b symbol t xxx description min. max. units notes acyc read cycle time 7.5 ns oaa new do access from raddr stable 7.5 ns oah old do hold from raddr stable 3.0 ns rpaa new rpe access from raddr stable 10.0 ns rpah old rpe hold from raddr stable 3.0 ns note: the plot shows the normal operation status. figure 2-32 ? asynchronous sram read, rdb controlled rpe do raddr t oah t rpah t oaa t rpaa t acyc rb=(rdb+rblkb) rpe do t ordh t orda t rprda t rdml t rdcyc t rdmh t rprdh
proasic plus flash family fpgas v5.9 2-59 table 2-56 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes orda new do access from rb 7.5 ns ordh old do valid from rb 3.0 ns rdcyc read cycle time 7.5 ns rdmh rb high phase 3.0 ns inactive setup to new cycle rdml rb low phase 3.0 ns active rprda new rpe access from rb 9.5 ns rprdh old rpe valid from rb 3.0 ns
proasic plus flash family fpgas 2-60 v5.9 synchronous sram write note: the plot shows the normal operation status. figure 2-33 ? synchronous sram write table 2-57 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns dch di hold from wclks 0.5 ns dcs di setup to wclks 1.0 ns wach waddr hold from wclks 0.5 ns wdcs waddr setup to wclks 1.0 ns wpca new wpe access from wclks 3.0 ns wpe is invalid while pargen is active wpch old wpe valid from wclks 0.5 ns wrch, wbch wrb & wblkb hold from wclks 0.5 ns wrcs, wbcs wrb & wblkb setup to wclks 1.0 ns note: on simultaneous read and write accesses to the same location, di is output to do. wclks wpe waddr, di wrb, wblkb cycle start t wrch , t wbch t wrcs , t wbcs t dcs , t wdcs t wpch t dch , t wach t wpca t cmh t cml t ccyc
proasic plus flash family fpgas v5.9 2-61 synchronous write and read to the same location note: * new data is read if wclks occurs before setup time. the data stored is read if wclks occurs after hold time. the plot shows the normal operation status. figure 2-34 ? synchronous write and read to the same location table 2-58 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns wclkrclks wclks to rclks setup time ? 0.1 ns wclkrclkh wclks to rclks hold time 7.0 ns och old do valid from rclks 3.0 ns oca/och displayed for access timed output oca new do valid from rclks 7.5 ns notes: 1. this behavior is valid for access timed output and pipelined mode output. the table shows the timings of an access timed outp ut. 2. during synchronous write and synchronous read access to the same location, the new write data will be read out if the active write clock edge occurs before or at the same ti me as the active read clock edge. the negati ve setup time insures this behavior for w clks and rclks driven by the same design signal. 3. if wclks changes after the hold time, the data will be read. 4. a setup or hold time violation will result in unknown output data. rclks do wclks t wclkrclkh new data* last cycle data t wclkrclks t och t ccyc t cmh t cml t oca
proasic plus flash family fpgas 2-62 v5.9 asynchronous write and synchronou s read to the same location note: * new data is read if wb occurs before setup time. the stored data is read if wb occurs after hold time. the plot shows the normal operation status. figure 2-35 ? asynchronous write and synchrono us read to the same location table 2-59 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns wbrclks wb to rclks setup time ? 0.1 ns wbrclkh wb to rclks hold time 7.0 ns och old do valid from rclks 3.0 ns oca/och displayed for access timed output oca new do valid from rclks 7.5 ns dwrrclks di to rclks setup time 0 ns dwrh di to wb hold time 1.5 ns notes: 1. this behavior is valid for access timed output and pipelined mode output. the table shows the timings of an access timed outp ut. 2. in asynchronous write and synchronous read access to the same lo cation, the new write data will be read out if the active wri te signal edge occurs before or at the same time as the active read clock edge. if wb changes to low after hold time, the data wil l be read. 3. a setup or hold time violation will result in unknown output data. wb = {wrb + wblkb} rclks do t brclkh new data* last cycle data t wrcks t och t oca di t dwrrclk t dwrh t ccyc t cmh t cml
proasic plus flash family fpgas v5.9 2-63 asynchronous write and read to the same location note: the plot shows the normal operation status. figure 2-36 ? asynchronous write and read to the same location table 2-60 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v fo r commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes orda new do access from rb 7.5 ns ordh old do valid from rb 3.0 ns owra new do access from wb 3.0 ns owrh old do valid from wb 0.5 ns rawrs rb or raddr from wb 5.0 ns rawrh rb or raddr from wb 5.0 ns notes: 1. during an asynchronous read cycle, each write operation (synch ronous or asynchronous) to the same location will automatically trigger a read operation which updates the read data. refer to the proasic plus ram and fifo blocks application note for more information. 2. violation or rawrs will disturb access to the old data. 3. violation of rawrh will disturb access to the newer data. rb, raddr old newer new t orda t ordh t owrh t rawrh wb = {wrb+wblkb} do t owra t rawr s
proasic plus flash family fpgas 2-64 v5.9 synchronous write and asynchronou s read to the same location note: the plot shows the normal operation status. figure 2-37 ? synchronous write and asynchrono us read to the same location table 2-61 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes orda new do access from rb 7.5 ns ordh old do valid from rb 3.0 ns owra new do access from wclks 3.0 ns owrh old do valid from wclks 0.5 ns rawclks rb or raddr from wclks 5.0 ns rawclkh rb or raddr from wclks 5.0 ns notes: 1. during an asynchronous read cycle, each write operation (synch ronous or asynchronous) to the same location will automatically trigger a read operation which updates the read data. 2. violation of rawclks will disturb access to old data. 3. violation of rawclkh will disturb access to newer data. rb, raddr old newnewer t orda t ordh t rawclks t rawclkh wclks do t owrh t owra
proasic plus flash family fpgas v5.9 2-65 asynchronous fifo full and empty transitions the asynchronous fifo acce pts writes and reads while not full or not empty. when th e fifo is full, all writes are inhibited. conversely, when th e fifo is empty, all reads are inhibited. a problem is cr eated if the fifo is written to during the transition fr om full to not full, or read during the transition from empty to not empty. the exact time at which the writ e or read operation changes from inhibited to accepted after the read (write) signal which causes the transition from full or empty to not full or not empty is indeterminate. for slow cycles, this indeterminate period starts 1 ns after the rb (wb) transition, which deactivates full or not empty and ends 3 ns after the rb (wb) transition. for fast cycles, the indeterminate period ends 3 ns (7.5 ns ? rdl (wrl)) after the rb (wb) transition, whichever is later ( table 2-1 on page 2-4 ). the timing diagram for write is shown in figure 2-35 on page 2-62 . the timing diagram for read is shown in figure 2-36 on page 2-63 . for basic sram configurations, see table 2-14 on page 2-22 . when reset is asserted, the empty flag will be asserted, the counters will reset, the outputs go to zero, but the internal ram is not erased. enclosed timing diagr ams ? fifo mode: the following timing diagrams apply only to single cell; they are not applicable to cascaded cells. for more information, refer to the proasic plus ram/fifo blocks application note. ? "asynchronous fifo read" section on page 2-67 ? "asynchronous fifo write" section on page 2-68 ? "synchronous fifo read, access timed output strobe (synchronous tr ansparent)" section on page 2-69 ? "synchronous fifo read, pipeline mode outputs (synchronous pipelined)" section on page 2-70 ? "synchronous fifo write" section on page 2-71 ? "fifo reset" section on page 2-72 table 2-62 ? memory block fifo interface signals fifo signal bits in/out description wclks 1 in write clock used for synchronization on write side rclks 1 in read clock used for synchronization on read side level [0:7]* 8 in direct configuratio n implements static flag logic rblkb 1 in read block select (active low) rdb 1 in read pulse (active low) reset 1 in reset for fifo pointers (active low) wblkb 1 in write block select (active low) di[0:8] 9 in input data bits [0:8], [8] will be generated if pargen is true wrb 1 in write pulse (active low) full, empty 2 out fifo flags. full prev ents write and empty prevents read eqth, geqth* 2 out eqth is true when the fifo holds the number of words specified by the level signal. geqth is true when the fifo holds (level) words or more do[0:8] 9 out output data bits [0:8] rpe 1 out read parity error (active high) wpe 1 out write parity error (active high) lgdep [0:2] 3 in configures depth of the fifo to 2 (lgdep+1) parodd 1 in selects odd parity generation/detect when high, even when low note: *level is always eight bits (0000.0000, 0000.0001). that means fo r values of depth greater than 256, not all values will be possible, e.g. for depth = 512, the level can only have the values 2, 4, . . ., 512. th e level signal circuit will generate signa ls that indicate whether the fifo is exactly filled to the value of level (eqth) or filled eq ual or higher (geqth) than the specified l evel. since counting starts at 0, eqth wi ll become true when the fifo holds (level+1) words for 512-bit fifos.
proasic plus flash family fpgas 2-66 v5.9 figure 2-38 ? write timing diagram figure 2-39 ? read timing diagram write accepted write inhibited full rb write cycle 1 ns 3 ns wb read accepted read inhibited empty wb read cycle 1 ns 3 ns rb
proasic plus flash family fpgas v5.9 2-67 asynchronous fifo read note: the plot shows the normal operation status. figure 2-40 ? asynchronous fifo read table 2-63 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes erdh, frdh, thrdh old empty, full, eqth, & geth valid hold time from rb 0.5 ns empty/full/thresh are invalid from the end of hold until the new access is complete erda new empty access from rb 3.0 1 ns frda full access from rb 3.0 1 ns orda new do access from rb 7.5 ns ordh old do valid from rb 3.0 ns rdcyc read cycle time 7.5 ns rdwrs wb , clearing empty, setup to rb 3.0 2 ns enabling the read operation 1.0 ns inhibiting the read operation rdh rb high phase 3.0 ns inactive rdl rb low phase 3.0 ns active rprda new rpe access from rb 9.5 ns rprdh old rpe valid from rb 4.0 ns thrda eqth or geth access from rb 4.5 ns notes: 1. at fast cycles, erda and frda = max (7.5 ns ? rdl), 3.0 ns. 2. at fast cycles, rdwrs (for enabli ng read) = max (7.5 ns ? wrl), 3.0 ns. rb = (rdb+rblkb) rpe rdata empty eqth, geth full (empty inhibits read) cycle start wb t rdwrs t erdh , t frdh t erda , t frda t thrdh t ordh t rprdh t orda t rprda t rdl t rdh t rprda t rdl t rdcyc t rdh t thrda
proasic plus flash family fpgas 2-68 v5.9 asynchronous fifo write note: the plot shows the normal operation status. figure 2-41 ? asynchronous fifo write table 2-64 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes dwrh di hold from wb 1.5 ns dwrs di setup to wb 0.5 ns pargen is inactive dwrs di setup to wb 2.5 ns pargen is active ewrh, fwrh, thwrh old empty, full, eqth, & geth valid hold time after wb 0.5 ns empty/full/thresh are invalid from the end of hold until the new access is complete ewra empty access from wb 3.0 1 ns fwra new full access from wb 3.0 1 ns thwra eqth or geth access from wb 4.5 ns wpda wpe access from di 3.0 ns wpe is invalid while pargen is active wpdh wpe hold from di 1.0 ns wrcyc cycle time 7.5 ns wrrds rb , clearing full, setup to wb 3.0 2 ns enabling the write operation 1.0 inhibiting the write operation wrh wb high phase 3.0 ns inactive wrl wb low phase 3.0 ns active notes: 1. at fast cycles, ewra, fwra = max (7.5 ns ? wrl), 3.0 ns. 2. at fast cycles, wrrds (for enabling write) = max (7.5 ns ? rdl), 3.0 ns. 3. after fifo reset, wrb needs an initial falling edge prior to any write actions. wpe wdata (full inhibits write) wb = (wrb + wblkb) empty eqth, geth full cycle start rb t wrrds t dwrh t wpdh t wpda t dwrs t ewrh , t fwrh t ewra , t fwra t thwrh t thwra t wrh t wrl t wrcyc
proasic plus flash family fpgas v5.9 2-69 synchronous fifo read, acce ss timed output strobe (synchronous transparent) note: the plot shows the normal operation status. figure 2-42 ? synchronous fifo read, access timed ou tput strobe (synchronous transparent) table 2-65 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns ecba new empty access from rclks 3.0* ns fcba full access from rclks 3.0* ns ecbh, fcbh, thcbh old empty, full, eqth, & geth valid hold time from rclks 1.0 ns empty/full/thresh are invalid from the end of hold until the new access is complete oca new do access from rclks 7.5 ns och old do valid from rclks 3.0 ns rdch rdb hold from rclks 0.5 ns rdcs rdb setup to rclks 1.0 ns rpca new rpe access from rclks 9.5 ns rpch old rpe valid from rclks 3.0 ns hcba eqth or geth access from rclks 4.5 ns note: *at fast cycles, ecba and fcba = max (7.5 ns ? cmh), 3.0 ns. rclk rpe rdata empty eqth, geth full rdb t rdch t och t rpch t rdcs old data out new valid data out (empty inhibits read) cycle start t ecbh , t fcbh t ecba , t fcba t oca t rpca t cmh t cml t ccyc t thcbh t hcba
proasic plus flash family fpgas 2-70 v5.9 synchronous fifo read, pi peline mode outputs (s ynchronous pipelined) note: the plot shows the normal operation status. figure 2-43 ? synchronous fifo read, pipeline mode outputs (synchronous pipelined) table 2-66 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns ecba new empty access from rclks 3.0* ns fcba full access from rclks 3.0* ns ecbh, fcbh, thcbh old empty, full, eqth, & geth valid hold time from rclks 1.0 ns empty/full/thresh are invalid from the end of hold until the new access is complete oca new do access from rclks 2.0 ns och old do valid from rclks 0.75 ns rdch rdb hold from rclks 0.5 ns rdcs rdb setup to rclks 1.0 ns rpca new rpe access from rclks 4.0 ns rpch old rpe valid from rclks 1.0 ns hcba eqth or geth access from rclks 4.5 ns note: *at fast cycles, ecba and fcba = max (7.5 ns ? cms), 3.0 ns. rclk rpe rdata empty eqth, geth full old data out new valid data out rdb cycle start old rpe out new rpe out t ecbh , t fcbh t rdch t rdcs t oca t ecba , t fcba t thcbh t hcba t cmh t cml t ccyc t rpch t och t rpca
proasic plus flash family fpgas v5.9 2-71 synchronous fifo write note: the plot shows the normal operation status. figure 2-44 ? synchronous fifo write table 2-67 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes ccyc cycle time 7.5 ns cmh clock high phase 3.0 ns cml clock low phase 3.0 ns dch di hold from wclks 0.5 ns dcs di setup to wclks 1.0 ns fcba new full access from wclks 3.0* ns ecba empty access from wclks 3.0* ns ecbh, fcbh, hcbh old empty, full, eqth, & geth valid hold time from wclks 1.0 ns empty/full/thresh are invalid from the end of hold until the new access is complete hcba eqth or geth access from wclks 4.5 ns wpca new wpe access from wclks 3.0 ns wpe is invalid, while pargen is active wpch old wpe valid from wclks 0.5 ns wrch, wbch wrb & wblkb hold from wclks 0.5 ns wrcs, wbcs wrb & wblkb setup to wclks 1.0 ns note: * at fast cycles, ecba and fcba = max (7.5 ns ? cmh), 3.0 ns. wclks wpe di empty eqth, geth full (full inhibits write) wrb, wblkb cycle start t wrch , t wbch t ecbh , t fcbh t ecba , t fcba t hcba t wrcs , t wbcs t dcs t wpca t cmh t cml t ccyc t wpch t dch t hcbh
proasic plus flash family fpgas 2-72 v5.9 fifo reset notes: 1. during reset, either the enables (wrb and rbd) or the clocks (wclks and rckls) must be low. 2. the plot shows the normal operation status. figure 2-45 ? fifo reset table 2-68 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial t j = ?55c to 150c, v dd = 2.3 v to 2.7 v for military/mil-std-883 symbol t xxx description min. max. units notes cbrsh 1 wclks or rclks hold from resetb 1.5 ns synchronous mode only cbrss 1 wclks or rclks setup to resetb 1.5 ns synchronous mode only ersa new empty access from resetb 3.0 ns frsa full access from resetb 3.0 ns rsl resetb low phase 7.5 ns thrsa eqth or geth access from resetb 4.5 ns wbrsh 1 wb hold from resetb 1.5 ns asynchronous mode only wbrss 1 wb setup to resetb 1.5 ns asynchronous mode only note: during rest, the enables (wrb and rbd) must be high or the clocks (wclks and rckls) must be low. resetb empty eqth, geth full wrb/rbd 1 cycle start cycle start wclks, rclks 1 t ersa , t frsa t thrsa t cbrss t wbrss t cbrsh t wbrsh t rsl
proasic plus flash family fpgas v5.9 2-73 pin description user pins i/o user input/output the i/o pin functions as an input, output, tristate, or bidirectional buffer. input and output signal levels are compatible with standard lvttl and lvcmos specifications. unused i/o pins are configured as inputs with pull-up resistors. nc no connect to maintain compatibility with other actel proasic plus products, it is recommended that this pin not be connected to the circuitry on the board. gl global pin low skew input pin for clock or other global signals. this pin can be configured with an internal pull-up resistor. when it is not connected to the global network or the clock conditioning circuit, it can be configured and used as a normal i/o. glmx global multiplexing pin low skew input pin for clock or other global signals. this pin can be used in one of two special ways (refer to actel?s using proasic plus clock conditioning circuits ). when the external feedback option is selected for the pll block, this pin is rout ed as the external feedback source to the clock conditioning circuit. in applications where two di fferent signals access the same global net at different times through the use of glmxx and glmxlx macros, this pin will be fixed as one of the source pins. this pin can be configured with an internal pull-up resistor. when it is not connected to the global network or the clock conditioning circuit, it can be configured and used as any normal i/o. if not used, the glmxx pin will be configured as an input with pull-up. dedicated pins gnd ground common ground supply voltage. v dd logic array power supply pin 2.5 v supply voltage. v ddp i/o pad power supply pin 2.5 v or 3.3 v supply voltage. tms test mode select the tms pin controls the use of boundary-scan circuitry. this pin has an internal pull-up resistor. tck test clock clock input pin for boundary sc an (maximum 10 mhz). actel recommends adding a nominal 20 k pull-up resistor to this pin. tdi test data in serial input for boundary scan. a dedicated pull-up resistor is included to pull this pin high when not being driven. tdo test data out serial output for boundary scan. actel recommends adding a nominal 20k pull-up resistor to this pin. trst test reset input asynchronous, active low input pin for resetting boundary-scan circuitry. this pin has an internal pull-up resistor. for more information, please refer to power-up behavior of proasic plus devices application note. special function pins rck running clock a free running clock is needed during programming if the programmer cannot guarantee that tck will be uninterrupted. if not used, th is pin has an internal pull- up and can be left floating. npecl user negative input provides high speed clock or data signals to the pll block. if unused, leave the pin unconnected. ppecl user positive input provides high speed clock or data signals to the pll block. if unused, leave the pin unconnected. avdd pll power supply analog v dd should be v dd (core voltage) 2.5 v (nominal) and be decoupled from gnd with suitable decoupling capacitors to reduce noise. for more information, refer to actel?s using proasic plus clock conditioning circuits application note. if the clock conditioning circuitry is not used in a design, avdd can either be left floating or tied to 2.5 v. agnd pll power ground the analog ground can be connected to the system ground. for more information, refer to actel?s using proasic plus clock conditioning circuits application note. if the plls or clock conditioning circuitry are not used in a design, agnd should be tied to gnd.
proasic plus flash family fpgas 2-74 v5.9 v pp programming supply pin this pin may be connected to any voltage between gnd and 16.5 v during normal operation, or it can be left unconnected. 2 for information on using this pin during programming, see the in-system programming proasic plus devices application note. actel recommends floating the pin or connecting it to v ddp . v pn programming supply pin this pin may be connected to any voltage between 0.5 v and ?13.8 v during normal operation, or it can be left unconnected. 3 for information on using this pin during programming, see the in-system programming proasic plus devices application note. actel recommends floating the pin or connecting it to gnd. recommended design practice for v pn /v pp proasic plus devices ? apa450, apa600, apa750, apa1000 bypass capacitors are required from v pp to gnd and v pn to gnd for all proasic plus devices during programming. during the erase cycle, proasic plus devices may have current surges on the v pp and v pn power supplies. the only way to maintain the integrity of the power distribution to the proasic plus device during these current surges is to counteract the inductance of the finite length conductors that distribute the power to the device. this can be accomplished by providing sufficient bypass capacitance between the v pp and v pn pins and gnd (using the shortest paths possible). without sufficient bypass capacitance to counteract the inductance, the v pp and v pn pins may incur a voltage spike beyond the voltage that the device can withstand. this issue applies to all programming configurations. the solution prevents spikes from damaging the proasic plus devices. bypass capacitors are required for the v pp and v pn pads. use a 0.01 f to 0.1 f ceramic capacitor with a 25 v or greater rating. to filter low- frequency noise (decoupling), use a 4.7 f (low esr, <1 < , tantalum, 25 v or greater rating) capacitor. the capacitors should be located as close to the device pins as possible (within 2.5 cm is desirable). the smaller, high- frequency capacitor should be placed closer to the device pins than the larger low-fr equency capacitor. the same dual-capacitor circuit should be used on both the v pp and v pn pins ( figure 2-46 ). proasic plus devices ? apa075, apa150, apa300 these devices do not require bypass capacitors on the v pp and v pn pins as long as the total combined distance of the programming cable and the trace length on the board is less than or equal to 30 inches. note: for trace lengths greater than 30 inches, use the bypass capacitor recommendations in the previous section. 2. there is a nominal 40 k pull-up resistor on v pp . 3. there is a nominal 40 k pull-down resistor on v pn . figure 2-46 ? proasic plus v pp and v pn capacitor requirements 2.5cm 0.1 f to 0.01 f programming header or supplies 4.7 f actel proasic device + + + _ v pp v pn + _ 0.1 f to 0.01 f 4.7 f plus
proasic plus flash family fpgas v5.9 3-1 package pin assignments 100-pin tqfp note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 100-pin tqfp 1 100
proasic plus flash family fpgas 3-2 v5.9 100-pin tqfp pin number apa075 function apa150 function 1gndgnd 2i/oi/o 3i/oi/o 4i/oi/o 5i/oi/o 6i/oi/o 7i/oi/o 8i/oi/o 9gndgnd 10 i/o / glmx1 i/o / glmx1 11 i/o / gl1 i/o / gl1 12 agnd agnd 13 npecl1 npecl1 14 avdd avdd 15 ppecl1 / input ppecl1 / input 16 i/o / gl2 i/o / gl2 17 v dd v dd 18 i/o i/o 19 i/o i/o 20 i/o i/o 21 i/o i/o 22 i/o i/o 23 i/o i/o 24 i/o i/o 25 gnd gnd 26 v ddp v ddp 27 i/o i/o 28 i/o i/o 29 i/o i/o 30 i/o i/o 31 i/o i/o 32 i/o i/o 33 i/o i/o 34 i/o i/o 35 i/o i/o 36 i/o i/o 37 v dd v dd 38 gnd gnd 39 v ddp v ddp 40 gnd gnd 41 i/o i/o 42 i/o i/o 43 i/o i/o 44 i/o i/o 45 i/o i/o 46 i/o i/o 47 tck tck 48 tdi tdi 49 tms tms 50 v ddp v ddp 51 gnd gnd 52 v pp v pp 53 v pn v pn 54 tdo tdo 55 trst trst 56 rck rck 57 i/o i/o 58 i/o i/o 59 i/o i/o 60 i/o / gl3 i/o / gl3 61 ppecl2 / input ppecl2 / input 62 avdd avdd 63 npecl2 npecl2 64 agnd agnd 65 i/o / gl4 i/o / gl4 66 i/o / glmx2 i/o / glmx2 67 gnd gnd 68 v dd v dd 69 i/o i/o 70 i/o i/o 100-pin tqfp pin number apa075 function apa150 function 71 i/o i/o 72 i/o i/o 73 i/o i/o 74 i/o i/o 75 gnd gnd 76 v ddp v ddp 77 i/o i/o 78 i/o i/o 79 i/o i/o 80 i/o i/o 81 i/o i/o 82 i/o i/o 83 i/o i/o 84 i/o i/o 85 i/o i/o 86 gnd gnd 87 v ddp v ddp 88 gnd gnd 89 v dd v dd 90 i/o i/o 91 i/o i/o 92 i/o i/o 93 i/o i/o 94 i/o i/o 95 i/o i/o 96 i/o i/o 97 i/o i/o 98 i/o i/o 99 i/o i/o 100 v ddp v ddp 100-pin tqfp pin number apa075 function apa150 function
proasic plus flash family fpgas v5.9 3-3 144-pin tqfp note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 144-pin tqfp 1 144
proasic plus flash family fpgas 3-4 v5.9 144-pin tqfp pin number apa075 function 1i/o 2i/o 3i/o 4i/o 5i/o 6i/o 7i/o 8i/o 9v dd 10 gnd 11 v ddp 12 i/o 13 i/o 14 i/o 15 i/o / glmx1 16 i/o / gl1 17 agnd 18 npecl1 19 avdd 20 ppecl1 / input 21 i/o / gl2 22 i/o 23 i/o 24 i/o 25 i/o 26 i/o 27 gnd 28 v ddp 29 i/o 30 i/o 31 i/o 32 i/o 33 i/o 34 i/o 35 i/o 36 i/o 37 i/o 38 i/o 39 i/o 40 i/o 41 i/o 42 i/o 43 i/o 44 i/o 45 v dd 46 gnd 47 v ddp 48 i/o 49 i/o 50 i/o 51 i/o 52 i/o 53 i/o 54 i/o 55 i/o 56 i/o 57 i/o 58 i/o 59 i/o 60 i/o 61 i/o 62 v dd 63 gnd 64 v ddp 65 i/o 66 i/o 67 i/o 68 i/o 69 tck 70 tdi 71 tms 72 nc 144-pin tqfp pin number apa075 function 73 v pp 74 v pn 75 tdo 76 trst 77 rck 78 i/o 79 i/o 80 i/o 81 v ddp 82 gnd 83 i/o 84 i/o 85 i/o 86 i/o 87 i/o 88 i/o / gl3 89 ppecl2 / input 90 avdd 91 npecl2 92 agnd 93 i/o / gl4 94 i/o / glmx2 95 i/o 96 i/o 97 i/o 98 v ddp 99 gnd 100 v dd 101 i/o 102 i/o 103 i/o 104 i/o 105 i/o 106 i/o 107 i/o 108 i/o 144-pin tqfp pin number apa075 function 109 i/o 110 i/o 111 i/o 112 i/o 113 i/o 114 i/o 115 i/o 116 i/o 117 v ddp 118 gnd 119 v dd 120 i/o 121 i/o 122 i/o 123 i/o 124 i/o 125 i/o 126 i/o 127 i/o 128 i/o 129 i/o 130 i/o 131 i/o 132 i/o 133 i/o 134 v ddp 135 gnd 136 v dd 137 i/o 138 i/o 139 i/o 140 i/o 141 i/o 142 i/o 143 i/o 144 i/o 144-pin tqfp pin number apa075 function
proasic plus flash family fpgas v5.9 3-5 208-pin pqfp note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 208-pin pqfp 1 208
proasic plus flash family fpgas 3-6 v5.9 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function 1 gnd gnd gnd gnd gnd gnd gnd 2 i/oi/oi/oi/oi/oi/oi/o 3 i/oi/oi/oi/oi/oi/oi/o 4 i/oi/oi/oi/oi/oi/oi/o 5 i/oi/oi/oi/oi/oi/oi/o 6 i/oi/oi/oi/oi/oi/oi/o 7 i/oi/oi/oi/oi/oi/oi/o 8 i/oi/oi/oi/oi/oi/oi/o 9 i/oi/oi/oi/oi/oi/oi/o 10 i/o i/o i/o i/o i/o i/o i/o 11 i/o i/o i/o i/o i/o i/o i/o 12 i/o i/o i/o i/o i/o i/o i/o 13 i/o i/o i/o i/o i/o i/o i/o 14 i/o i/o i/o i/o i/o i/o i/o 15 i/o i/o i/o i/o i/o i/o i/o 16 v dd v dd v dd v dd v dd v dd v dd 17 gnd gnd gnd gnd gnd gnd gnd 18 i/o i/o i/o i/o i/o i/o i/o 19 i/o i/o i/o i/o i/o i/o i/o 20 i/o i/o i/o i/o i/o i/o i/o 21 i/o i/o i/o i/o i/o i/o i/o 22 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 23 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 24 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 25 agnd agnd agnd agnd agnd agnd agnd 26 npecl1 npecl1 npecl1 npecl1 npecl1 npecl1 npecl1 27 avdd avdd avdd avdd avdd avdd avdd 28 ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input 29 gnd gnd gnd gnd gnd gnd gnd 30 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 31 i/o i/o i/o i/o i/o i/o i/o 32 i/o i/o i/o i/o i/o i/o i/o 33 i/o i/o i/o i/o i/o i/o i/o 34 i/o i/o i/o i/o i/o i/o i/o 35 i/o i/o i/o i/o i/o i/o i/o
proasic plus flash family fpgas v5.9 3-7 36 v dd v dd v dd v dd v dd v dd v dd 37 i/o i/o i/o i/o i/o i/o i/o 38 i/o i/o i/o i/o i/o i/o i/o 39 i/o i/o i/o i/o i/o i/o i/o 40 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 41 gnd gnd gnd gnd gnd gnd gnd 42 i/o i/o i/o i/o i/o i/o i/o 43 i/o i/o i/o i/o i/o i/o i/o 44 i/o i/o i/o i/o i/o i/o i/o 45 i/o i/o i/o i/o i/o i/o i/o 46 i/o i/o i/o i/o i/o i/o i/o 47 i/o i/o i/o i/o i/o i/o i/o 48 i/o i/o i/o i/o i/o i/o i/o 49 i/o i/o i/o i/o i/o i/o i/o 50 i/o i/o i/o i/o i/o i/o i/o 51 i/o i/o i/o i/o i/o i/o i/o 52 gnd gnd gnd gnd gnd gnd gnd 53 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 54 i/o i/o i/o i/o i/o i/o i/o 55 i/o i/o i/o i/o i/o i/o i/o 56 i/o i/o i/o i/o i/o i/o i/o 57 i/o i/o i/o i/o i/o i/o i/o 58 i/o i/o i/o i/o i/o i/o i/o 59 i/o i/o i/o i/o i/o i/o i/o 60 i/o i/o i/o i/o i/o i/o i/o 61 i/o i/o i/o i/o i/o i/o i/o 62 i/o i/o i/o i/o i/o i/o i/o 63 i/o i/o i/o i/o i/o i/o i/o 64 i/o i/o i/o i/o i/o i/o i/o 65 gnd gnd gnd gnd gnd gnd gnd 66 i/o i/o i/o i/o i/o i/o i/o 67 i/o i/o i/o i/o i/o i/o i/o 68 i/o i/o i/o i/o i/o i/o i/o 69 i/o i/o i/o i/o i/o i/o i/o 70 i/o i/o i/o i/o i/o i/o i/o 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-8 v5.9 71 v dd v dd v dd v dd v dd v dd v dd 72 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 73 i/o i/o i/o i/o i/o i/o i/o 74 i/o i/o i/o i/o i/o i/o i/o 75 i/o i/o i/o i/o i/o i/o i/o 76 i/o i/o i/o i/o i/o i/o i/o 77 i/o i/o i/o i/o i/o i/o i/o 78 i/o i/o i/o i/o i/o i/o i/o 79 i/o i/o i/o i/o i/o i/o i/o 80 i/o i/o i/o i/o i/o i/o i/o 81 gnd gnd gnd gnd gnd gnd gnd 82 i/o i/o i/o i/o i/o i/o i/o 83 i/o i/o i/o i/o i/o i/o i/o 84 i/o i/o i/o i/o i/o i/o i/o 85 i/o i/o i/o i/o i/o i/o i/o 86 i/o i/o i/o i/o i/o i/o i/o 87 i/o i/o i/o i/o i/o i/o i/o 88 v dd v dd v dd v dd v dd v dd v dd 89 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 90 i/o i/o i/o i/o i/o i/o i/o 91 i/o i/o i/o i/o i/o i/o i/o 92 i/o i/o i/o i/o i/o i/o i/o 93 i/o i/o i/o i/o i/o i/o i/o 94 i/o i/o i/o i/o i/o i/o i/o 95 i/o i/o i/o i/o i/o i/o i/o 96 i/o i/o i/o i/o i/o i/o i/o 97 gnd gnd gnd gnd gnd gnd gnd 98 i/o i/o i/o i/o i/o i/o i/o 99 i/o i/o i/o i/o i/o i/o i/o 100 i/o i/o i/o i/o i/o i/o i/o 101 tck tck tck tck tck tck tck 102 tdi tdi tdi tdi tdi tdi tdi 103 tms tms tms tms tms tms tms 104 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 105 gnd gnd gnd gnd gnd gnd gnd 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-9 106 v pp v pp v pp v pp v pp v pp v pp 107 v pn v pn v pn v pn v pn v pn v pn 108 tdo tdo tdo tdo tdo tdo tdo 109 trst trst trst trst trst trst trst 110 rck rck rck rck rck rck rck 111 i/o i/o i/o i/o i/o i/o i/o 112 i/o i/o i/o i/o i/o i/o i/o 113 i/o i/o i/o i/o i/o i/o i/o 114 i/o i/o i/o i/o i/o i/o i/o 115 i/o i/o i/o i/o i/o i/o i/o 116 i/o i/o i/o i/o i/o i/o i/o 117 i/o i/o i/o i/o i/o i/o i/o 118 i/o i/o i/o i/o i/o i/o i/o 119 i/o i/o i/o i/o i/o i/o i/o 120 i/o i/o i/o i/o i/o i/o i/o 121 i/o i/o i/o i/o i/o i/o i/o 122 gnd gnd gnd gnd gnd gnd gnd 123 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 124 i/o i/o i/o i/o i/o i/o i/o 125 i/o i/o i/o i/o i/o i/o i/o 126 v dd v dd v dd v dd v dd v dd v dd 127 i/o i/o i/o i/o i/o i/o i/o 128 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 129 ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input 130 gnd gnd gnd gnd gnd gnd gnd 131 avdd avdd avdd avdd avdd avdd avdd 132 npecl2 npecl2 npecl2 npecl2 npecl2 npecl2 npecl2 133 agnd agnd agnd agnd agnd agnd agnd 134 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 135 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 136 i/o i/o i/o i/o i/o i/o i/o 137 i/o i/o i/o i/o i/o i/o i/o 138 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 139 i/o i/o i/o i/o i/o i/o i/o 140 i/o i/o i/o i/o i/o i/o i/o 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-10 v5.9 141 gnd gnd gnd gnd gnd gnd gnd 142 v dd v dd v dd v dd v dd v dd v dd 143 i/o i/o i/o i/o i/o i/o i/o 144 i/o i/o i/o i/o i/o i/o i/o 145 i/o i/o i/o i/o i/o i/o i/o 146 i/o i/o i/o i/o i/o i/o i/o 147 i/o i/o i/o i/o i/o i/o i/o 148 i/o i/o i/o i/o i/o i/o i/o 149 i/o i/o i/o i/o i/o i/o i/o 150 i/o i/o i/o i/o i/o i/o i/o 151 i/o i/o i/o i/o i/o i/o i/o 152 i/o i/o i/o i/o i/o i/o i/o 153 i/o i/o i/o i/o i/o i/o i/o 154 i/o i/o i/o i/o i/o i/o i/o 155 i/o i/o i/o i/o i/o i/o i/o 156 gnd gnd gnd gnd gnd gnd gnd 157 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 158 i/o i/o i/o i/o i/o i/o i/o 159 i/o i/o i/o i/o i/o i/o i/o 160 i/o i/o i/o i/o i/o i/o i/o 161 i/o i/o i/o i/o i/o i/o i/o 162 gnd gnd gnd gnd gnd gnd gnd 163 i/o i/o i/o i/o i/o i/o i/o 164 i/o i/o i/o i/o i/o i/o i/o 165 i/o i/o i/o i/o i/o i/o i/o 166 i/o i/o i/o i/o i/o i/o i/o 167 i/o i/o i/o i/o i/o i/o i/o 168 i/o i/o i/o i/o i/o i/o i/o 169 i/o i/o i/o i/o i/o i/o i/o 170 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 171 v dd v dd v dd v dd v dd v dd v dd 172 i/o i/o i/o i/o i/o i/o i/o 173 i/o i/o i/o i/o i/o i/o i/o 174 i/o i/o i/o i/o i/o i/o i/o 175 i/o i/o i/o i/o i/o i/o i/o 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-11 176 i/o i/o i/o i/o i/o i/o i/o 177 i/o i/o i/o i/o i/o i/o i/o 178 gnd gnd gnd gnd gnd gnd gnd 179 i/o i/o i/o i/o i/o i/o i/o 180 i/o i/o i/o i/o i/o i/o i/o 181 i/o i/o i/o i/o i/o i/o i/o 182 i/o i/o i/o i/o i/o i/o i/o 183 i/o i/o i/o i/o i/o i/o i/o 184 i/o i/o i/o i/o i/o i/o i/o 185 i/o i/o i/o i/o i/o i/o i/o 186 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 187 v dd v dd v dd v dd v dd v dd v dd 188 i/o i/o i/o i/o i/o i/o i/o 189 i/o i/o i/o i/o i/o i/o i/o 190 i/o i/o i/o i/o i/o i/o i/o 191 i/o i/o i/o i/o i/o i/o i/o 192 i/o i/o i/o i/o i/o i/o i/o 193 i/o i/o i/o i/o i/o i/o i/o 194 i/o i/o i/o i/o i/o i/o i/o 195 gnd gnd gnd gnd gnd gnd gnd 196 i/o i/o i/o i/o i/o i/o i/o 197 i/o i/o i/o i/o i/o i/o i/o 198 i/o i/o i/o i/o i/o i/o i/o 199 i/o i/o i/o i/o i/o i/o i/o 200 i/o i/o i/o i/o i/o i/o i/o 201 i/o i/o i/o i/o i/o i/o i/o 202 i/o i/o i/o i/o i/o i/o i/o 203 i/o i/o i/o i/o i/o i/o i/o 204 i/o i/o i/o i/o i/o i/o i/o 205 i/o i/o i/o i/o i/o i/o i/o 206 i/o i/o i/o i/o i/o i/o i/o 207 i/o i/o i/o i/o i/o i/o i/o 208 v ddp v ddp v ddp v ddp v ddp v ddp v ddp 208-pin pqfp pin number apa075 function apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-12 v5.9 208-pin cqfp note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . ceramic tie bar no. 1 208-pin cqfp 1 2 3 4 31 32 33 34 35 36 37 38 39 49 50 51 52 156 155 154 153 142 141 140 139 138 137 136 135 134 108 107 106 105 53 54 55 57 84 85 86 87 88 89 90 91 92 101 102 103 104 208 207 206 205 194 193 192 191 190 189 188 187 186 160 159 158 157
proasic plus flash family fpgas v5.9 3-13 208-pin cqfp pin number apa300 function apa600 function apa1000 function 1gndgndgnd 2 i/o i/o i/o 3 i/o i/o i/o 4 i/o i/o i/o 5 i/o i/o i/o 6 i/o i/o i/o 7 i/o i/o i/o 8 i/o i/o i/o 9 i/o i/o i/o 10 i/o i/o i/o 11 i/o i/o i/o 12 i/o i/o i/o 13 i/o i/o i/o 14 i/o i/o i/o 15 i/o i/o i/o 16 v dd v dd v dd 17 gnd gnd gnd 18 i/o i/o i/o 19 i/o i/o i/o 20 i/o i/o i/o 21 i/o i/o i/o 22 v ddp v ddp v ddp 23 i/o / glmx1 i/o / glmx1 i/o / glmx1 24 i/o / gl2 i/o / gl2 i/o / gl2 25 agnd agnd agnd 26 npecl1 npecl1 npecl1 27 avdd avdd avdd 28 ppecl1 / input ppecl1 / input ppecl1 / input 29 gnd gnd gnd 30 i/o / gl1 i/o / gl1 i/o / gl1 31 i/o i/o i/o 32 i/o i/o i/o 33 i/o i/o i/o 34 i/o i/o i/o 35 i/o i/o i/o 36 v dd v dd v dd 37 i/o i/o i/o 38 i/o i/o i/o 39 i/o i/o i/o 40 v ddp v ddp v ddp 41 gnd gnd gnd 42 i/o i/o i/o 43 i/o i/o i/o 44 i/o i/o i/o 45 i/o i/o i/o 46 i/o i/o i/o 47 i/o i/o i/o 48 i/o i/o i/o 49 i/o i/o i/o 50 i/o i/o i/o 51 i/o i/o i/o 52 gnd gnd gnd 53 v ddp v ddp v ddp 54 i/o i/o i/o 55 i/o i/o i/o 56 i/o i/o i/o 57 i/o i/o i/o 58 i/o i/o i/o 59 i/o i/o i/o 60 i/o i/o i/o 61 i/o i/o i/o 62 i/o i/o i/o 63 i/o i/o i/o 64 i/o i/o i/o 65 gnd gnd gnd 66 i/o i/o i/o 67 i/o i/o i/o 68 i/o i/o i/o 69 i/o i/o i/o 70 i/o i/o i/o 208-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas 3-14 v5.9 71 v dd v dd v dd 72 v ddp v ddp v ddp 73 i/o i/o i/o 74 i/o i/o i/o 75 i/o i/o i/o 76 i/o i/o i/o 77 i/o i/o i/o 78 i/o i/o i/o 79 i/o i/o i/o 80 i/o i/o i/o 81 gnd gnd gnd 82 i/o i/o i/o 83 i/o i/o i/o 84 i/o i/o i/o 85 i/o i/o i/o 86 i/o i/o i/o 87 i/o i/o i/o 88 v dd v dd v dd 89 v ddp v ddp v ddp 90 i/o i/o i/o 91 i/o i/o i/o 92 i/o i/o i/o 93 i/o i/o i/o 94 i/o i/o i/o 95 i/o i/o i/o 96 i/o i/o i/o 97 gnd gnd gnd 98 i/o i/o i/o 99 i/o i/o i/o 100 i/o i/o i/o 101 tck tck tck 102 tdi tdi tdi 103 tms tms tms 104 v ddp v ddp v ddp 105 gnd gnd gnd 208-pin cqfp pin number apa300 function apa600 function apa1000 function 106 v pp v pp v pp 107 v pn v pn v pn 108 tdo tdo tdo 109 trst trst trst 110 rck rck rck 111 i/o i/o i/o 112 i/o i/o i/o 113 i/o i/o i/o 114 i/o i/o i/o 115 i/o i/o i/o 116 i/o i/o i/o 117 i/o i/o i/o 118 i/o i/o i/o 119 i/o i/o i/o 120 i/o i/o i/o 121 i/o i/o i/o 122 gnd gnd gnd 123 v ddp v ddp v ddp 124 i/o i/o i/o 125 i/o i/o i/o 126 v dd v dd v dd 127 i/o i/o i/o 128 i/o / gl3 i/o / gl3 i/o / gl3 129 ppecl2 / input ppecl2 / input ppecl2 / input 130 gnd gnd gnd 131 avdd avdd avdd 132 npecl2 npecl2 npecl2 133 agnd agnd agnd 134 i/o / gl4 i/o / gl4 i/o / gl4 135 i/o / glmx2 i/o / glmx2 i/o / glmx2 136 i/o i/o i/o 137 i/o i/o i/o 138 v ddp v ddp v ddp 139 i/o i/o i/o 140 i/o i/o i/o 208-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas v5.9 3-15 141 gnd gnd gnd 142 v dd v dd v dd 143 i/o i/o i/o 144 i/o i/o i/o 145 i/o i/o i/o 146 i/o i/o i/o 147 i/o i/o i/o 148 i/o i/o i/o 149 i/o i/o i/o 150 i/o i/o i/o 151 i/o i/o i/o 152 i/o i/o i/o 153 i/o i/o i/o 154 i/o i/o i/o 155 i/o i/o i/o 156 gnd ]gnd gnd 157 v ddp v ddp v ddp 158 i/o i/o i/o 159 i/o i/o i/o 160 i/o i/o i/o 161 i/o i/o i/o 162 gnd gnd gnd 163 i/o i/o i/o 164 i/o i/o i/o 165 i/o i/o i/o 166 i/o i/o i/o 167 i/o i/o i/o 168 i/o i/o i/o 169 i/o i/o i/o 170 v ddp v ddp v ddp 171 v dd v dd v dd 172 i/o i/o i/o 173 i/o i/o i/o 174 i/o i/o i/o 175 i/o i/o i/o 208-pin cqfp pin number apa300 function apa600 function apa1000 function 176 i/o i/o i/o 177 i/o i/o i/o 178 gnd gnd gnd 179 i/o i/o i/o 180 i/o i/o i/o 181 i/o i/o i/o 182 i/o i/o i/o 183 i/o i/o i/o 184 i/o i/o i/o 185 i/o i/o i/o 186 v ddp v ddp v ddp 187 v dd v dd v dd 188 i/o i/o i/o 189 i/o i/o i/o 190 i/o i/o i/o 191 i/o i/o i/o 192 i/o i/o i/o 193 i/o i/o i/o 194 i/o i/o i/o 195 gnd gnd gnd 196 i/o i/o i/o 197 i/o i/o i/o 198 i/o i/o i/o 199 i/o i/o i/o 200 i/o i/o i/o 201 i/o i/o i/o 202 i/o i/o i/o 203 i/o i/o i/o 204 i/o i/o i/o 205 i/o i/o i/o 206 i/o i/o i/o 207 i/o i/o i/o 208 v ddp v ddp v ddp 208-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas 3-16 v5.9 352-pin cqfp note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . ceramic tie bar 352-pin cqfp 1 2 3 4 41 42 43 44 45 46 47 48 49 85 86 87 88 89 90 91 92 127 128 129 130 131 132 133 134 135 173 174 175 176 264 263 262 261 180 179 178 177 223 222 221 220 219 218 217 216 215 352 351 350 349 339 338 337 336 335 334 333 332 331 268 267 266 265 pin 1
proasic plus flash family fpgas v5.9 3-17 352-pin cqfp pin number apa300 function apa600 function apa1000 function 1i/oi/oi/o 2i/oi/oi/o 3i/oi/oi/o 4i/oi/oi/o 5i/oi/oi/o 6i/oi/oi/o 7v dd v dd v dd 8 gnd gnd gnd 9v ddp v ddp v ddp 10 i/o i/o i/o 11 i/o i/o i/o 12 i/o i/o i/o 13 i/o i/o i/o 14 i/o i/o i/o 15 i/o i/o i/o 16 i/o i/o i/o 17 i/o i/o i/o 18 v dd v dd v dd 19 gnd gnd gnd 20 v ddp v ddp v ddp 21 i/o i/o i/o 22 i/o i/o i/o 23 i/o i/o i/o 24 i/o i/o i/o 25 i/o i/o i/o 26 i/o i/o i/o 27 i/o i/o i/o 28 i/o i/o i/o 29 v dd v dd v dd 30 gnd gnd gnd 31 v ddp v ddp v ddp 32 i/o i/o i/o 33 i/o i/o i/o 34 i/o i/o i/o 35 i/o i/o i/o 36 i/o i/o i/o 37 i/o i/o i/o 38 i/o / glmx1 i/o / glmx1 i/o / glmx1 39 i/o / gl2 i/o / gl2 i/o / gl2 40 agnd agnd agnd 41 avdd avdd avdd 42 npecl1 npecl1 npecl1 43 ppecl1 / input ppecl1 / input ppecl1 / input 44 i/o / gl1 i/o / gl1 i/o / gl1 45 i/o i/o i/o 46 i/o i/o i/o 47 v dd v dd v dd 48 gnd gnd gnd 49 v ddp v ddp v ddp 50 i/o i/o i/o 51 i/o i/o i/o 52 i/o i/o i/o 53 i/o i/o i/o 54 i/o i/o i/o 55 i/o i/o i/o 56 i/o i/o i/o 57 i/o i/o i/o 58 v dd v dd v dd 59 gnd gnd gnd 60 v ddp v ddp v ddp 61 i/o i/o i/o 62 i/o i/o i/o 63 i/o i/o i/o 64 i/o i/o i/o 65 i/o i/o i/o 66 i/o i/o i/o 67 i/o i/o i/o 68 i/o i/o i/o 69 v dd v dd v dd 70 gnd gnd gnd 71 v ddp v ddp v ddp 72 i/o i/o i/o 73 i/o i/o i/o 74 i/o i/o i/o 352-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas 3-18 v5.9 75 i/o i/o i/o 76 i/o i/o i/o 77 i/o i/o i/o 78 i/o i/o i/o 79 i/o i/o i/o 80 v dd v dd v dd 81 gnd gnd gnd 82 v ddp v ddp v ddp 83 i/o i/o i/o 84 i/o i/o i/o 85 i/o i/o i/o 86 i/o i/o i/o 87 i/o i/o i/o 88 i/o i/o i/o 89 v ddp v ddp v ddp 90 gnd gnd gnd 91 v dd v dd v dd 92 i/o i/o i/o 93 i/o i/o i/o 94 i/o i/o i/o 95 i/o i/o i/o 96 i/o i/o i/o 97 i/o i/o i/o 98 i/o i/o i/o 99 i/o i/o i/o 100 v ddp v ddp v ddp 101 gnd gnd gnd 102 v dd v dd v dd 103 i/o i/o i/o 104 i/o i/o i/o 105 i/o i/o i/o 106 i/o i/o i/o 107 i/o i/o i/o 108 i/o i/o i/o 109 i/o i/o i/o 110 i/o i/o i/o 111 v ddp v ddp v ddp 352-pin cqfp pin number apa300 function apa600 function apa1000 function 112 gnd gnd gnd 113 v dd v dd v dd 114 i/o i/o i/o 115 i/o i/o i/o 116 i/o i/o i/o 117 i/o i/o i/o 118 i/o i/o i/o 119 i/o i/o i/o 120 i/o i/o i/o 121 i/o i/o i/o 122 v ddp v ddp v ddp 123 gnd gnd gnd 124 v dd v dd v dd 125 i/o i/o i/o 126 i/o i/o i/o 127 i/o i/o i/o 128 i/o i/o i/o 129 i/o i/o i/o 130 i/o i/o i/o 131 i/o i/o i/o 132 i/o i/o i/o 133 v ddp v ddp v ddp 134 gnd gnd gnd 135 v dd v dd v dd 136 i/o i/o i/o 137 i/o i/o i/o 138 i/o i/o i/o 139 i/o i/o i/o 140 i/o i/o i/o 141 i/o i/o i/o 142 i/o i/o i/o 143 i/o i/o i/o 144 v ddp v ddp v ddp 145 gnd gnd gnd 146 v dd v dd v dd 147 i/o i/o i/o 148 i/o i/o i/o 352-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas v5.9 3-19 149 i/o i/o i/o 150 i/o i/o i/o 151 i/o i/o i/o 152 i/o i/o i/o 153 i/o i/o i/o 154 i/o i/o i/o 155 v ddp v ddp v ddp 156 gnd gnd gnd 157 v dd v dd v dd 158 i/o i/o i/o 159 i/o i/o i/o 160 i/o i/o i/o 161 i/o i/o i/o 162 i/o i/o i/o 163 i/o i/o i/o 164 i/o i/o i/o 165 i/o i/o i/o 166 v ddp v ddp v ddp 167 gnd gnd gnd 168 v dd v dd v dd 169 i/o i/o i/o 170 i/o i/o i/o 171 i/o i/o i/o 172 i/o i/o i/o 173 tck tck tck 174 tdi tdi tdi 175 tms tms tms 176 i/o i/o i/o 177 vpp vpp vpp 178 vpn vpn vpn 179 tdo tdo tdo 180 trst trst trst 181 rck rck rck 182 i/o i/o i/o 183 v ddp v ddp v ddp 184 gnd gnd gnd 185 v dd v dd v dd 352-pin cqfp pin number apa300 function apa600 function apa1000 function 186 i/o i/o i/o 187 i/o i/o i/o 188 i/o i/o i/o 189 i/o i/o i/o 190 i/o i/o i/o 191 i/o i/o i/o 192 i/o i/o i/o 193 i/o i/o i/o 194 v ddp v ddp v ddp 195 gnd gnd gnd 196 v dd v dd v dd 197 i/o i/o i/o 198 i/o i/o i/o 199 i/o i/o i/o 200 i/o i/o i/o 201 i/o i/o i/o 202 i/o i/o i/o 203 i/o i/o i/o 204 i/o i/o i/o 205 v ddp v ddp v ddp 206 gnd gnd gnd 207 v dd v dd v dd 208 i/o i/o i/o 209 i/o i/o i/o 210 i/o i/o i/o 211 i/o i/o i/o 212 i/o i/o i/o 213 i/o i/o i/o 214 i/o i/o i/o 215 i/o i/o i/o 216 v ddp v ddp v ddp 217 gnd gnd gnd 218 v dd v dd v dd 219 i/o i/o i/o 220 i/o i/o i/o 221 i/o / gl3 i/o / gl3 i/o / gl3 222 ppecl2 / input ppecl2 / input ppecl2 / input 352-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas 3-20 v5.9 223 npecl2 npecl2 npecl2 224 avdd avdd avdd 225 agnd agnd agnd 226 i/o / gl4 i/o / gl4 i/o / gl4 227 i/o / glmx2 i/o / glmx2 i/o / glmx2 228 i/o i/o i/o 229 i/o i/o i/o 230 i/o i/o i/o 231 i/o i/o i/o 232 i/o i/o i/o 233 i/o i/o i/o 234 v ddp v ddp v ddp 235 gnd gnd gnd 236 v dd v dd v dd 237 i/o i/o i/o 238 i/o i/o i/o 239 i/o i/o i/o 240 i/o i/o i/o 241 i/o i/o i/o 242 i/o i/o i/o 243 i/o i/o i/o 244 i/o i/o i/o 245 v ddp v ddp v ddp 246 gnd gnd gnd 247 v dd v dd v dd 248 i/o i/o i/o 249 i/o i/o i/o 250 i/o i/o i/o 251 i/o i/o i/o 252 i/o i/o i/o 253 i/o i/o i/o 254 i/o i/o i/o 255 i/o i/o i/o 256 v ddp v ddp v ddp 257 gnd gnd gnd 258 v dd v dd v dd 259 i/o i/o i/o 352-pin cqfp pin number apa300 function apa600 function apa1000 function 260 i/o i/o i/o 261 i/o i/o i/o 262 i/o i/o i/o 263 i/o i/o i/o 264 i/o i/o i/o 265 i/o i/o i/o 266 i/o i/o i/o 267 i/o i/o i/o 268 i/o i/o i/o 269 i/o i/o i/o 270 i/o i/o i/o 271 i/o i/o i/o 272 i/o i/o i/o 273 v dd v dd v dd 274 gnd gnd gnd 275 v ddp v ddp v ddp 276 i/o i/o i/o 277 i/o i/o i/o 278 i/o i/o i/o 279 i/o i/o i/o 280 i/o i/o i/o 281 i/o i/o i/o 282 i/o i/o i/o 283 i/o i/o i/o 284 v dd v dd v dd 285 gnd gnd gnd 286 v ddp v ddp v ddp 287 i/o i/o i/o 288 i/o i/o i/o 289 i/o i/o i/o 290 i/o i/o i/o 291 i/o i/o i/o 292 i/o i/o i/o 293 i/o i/o i/o 294 i/o i/o i/o 295 v dd v dd v dd 296 gnd gnd gnd 352-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas v5.9 3-21 297 v ddp v ddp v ddp 298 i/o i/o i/o 299 i/o i/o i/o 300 i/o i/o i/o 301 i/o i/o i/o 302 i/o i/o i/o 303 i/o i/o i/o 304 i/o i/o i/o 305 i/o i/o i/o 306 v dd v dd v dd 307 gnd gnd gnd 308 v ddp v ddp v ddp 309 i/o i/o i/o 310 i/o i/o i/o 311 i/o i/o i/o 312 i/o i/o i/o 313 i/o i/o i/o 314 i/o i/o i/o 315 i/o i/o i/o 316 i/o i/o i/o 317 v dd v dd v dd 318 gnd gnd gnd 319 v ddp v ddp v ddp 320 i/o i/o i/o 321 i/o i/o i/o 322 i/o i/o i/o 323 i/o i/o i/o 324 i/o i/o i/o 325 i/o i/o i/o 326 i/o i/o i/o 327 i/o i/o i/o 328 v dd v dd v dd 329 gnd gnd gnd 330 v ddp v ddp v ddp 331 i/o i/o i/o 332 i/o i/o i/o 333 i/o i/o i/o 352-pin cqfp pin number apa300 function apa600 function apa1000 function 334 i/o i/o i/o 335 i/o i/o i/o 336 i/o i/o i/o 337 i/o i/o i/o 338 i/o i/o i/o 339 v dd v dd v dd 340 gnd gnd gnd 341 v ddp v ddp v ddp 342 i/o i/o i/o 343 i/o i/o i/o 344 i/o i/o i/o 345 i/o i/o i/o 346 i/o i/o i/o 347 i/o i/o i/o 348 i/o i/o i/o 349 i/o i/o i/o 350 v dd v dd v dd 351 gnd gnd gnd 352 v ddp v ddp v ddp 352-pin cqfp pin number apa300 function apa600 function apa1000 function
proasic plus flash family fpgas 3-22 v5.9 456-pin pbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 1 2 3 5 6 7 8 9 10 11 15 14 13 12 16 17 18 19 20 21 22 23 4 24 25 26 a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af a1 ball pad corner
proasic plus flash family fpgas v5.9 3-23 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function a1 v ddp v ddp v ddp v ddp v ddp v ddp a2 v ddp v ddp v ddp v ddp v ddp v ddp a3 nc nc i/o i/o i/o i/o a4 nc nc i/o i/o i/o i/o a5 nc nc i/o i/o i/o i/o a6 nc nc i/o i/o i/o i/o a7 nc nc i/o i/o i/o i/o a8i/oi/oi/oi/oi/oi/o a9i/oi/oi/oi/oi/oi/o a10 i/o i/o i/o i/o i/o i/o a11 i/o i/o i/o i/o i/o i/o a12 i/o i/o i/o i/o i/o i/o a13 i/o i/o i/o i/o i/o i/o a14 i/o i/o i/o i/o i/o i/o a15 i/o i/o i/o i/o i/o i/o a16 i/o i/o i/o i/o i/o i/o a17 i/o i/o i/o i/o i/o i/o a18 i/o i/o i/o i/o i/o i/o a19 i/o i/o i/o i/o i/o i/o a20 nc nc i/o i/o i/o i/o a21 nc nc i/o i/o i/o i/o a22 nc nc i/o i/o i/o i/o a23 nc nc i/o i/o i/o i/o a24 nc nc i/o i/o i/o i/o a25 v ddp v ddp v ddp v ddp v ddp v ddp a26 v ddp v ddp v ddp v ddp v ddp v ddp b1 v ddp v ddp v ddp v ddp v ddp v ddp b2 v ddp v ddp v ddp v ddp v ddp v ddp b3 nc nc nc i/o i/o i/o b4 nc nc i/o i/o i/o i/o b5 nc nc i/o i/o i/o i/o b6 nc nc i/o i/o i/o i/o b7 nc nc i/o i/o i/o i/o b8i/oi/oi/oi/oi/oi/o
proasic plus flash family fpgas 3-24 v5.9 b9i/oi/oi/oi/oi/oi/o b10 i/o i/o i/o i/o i/o i/o b11 i/o i/o i/o i/o i/o i/o b12 i/o i/o i/o i/o i/o i/o b13 i/o i/o i/o i/o i/o i/o b14 i/o i/o i/o i/o i/o i/o b15 i/o i/o i/o i/o i/o i/o b16 i/o i/o i/o i/o i/o i/o b17 i/o i/o i/o i/o i/o i/o b18 i/o i/o i/o i/o i/o i/o b19 i/o i/o i/o i/o i/o i/o b20 nc nc i/o i/o i/o i/o b21 nc nc i/o i/o i/o i/o b22 nc nc i/o i/o i/o i/o b23 nc nc i/o i/o i/o i/o b24 nc nc i/o i/o i/o i/o b25 v ddp v ddp v ddp v ddp v ddp v ddp b26 v ddp v ddp v ddp v ddp v ddp v ddp c1 v ddp v ddp v ddp v ddp v ddp v ddp c2 nc i/o i/o i/o i/o i/o c3 v ddp v ddp v ddp v ddp v ddp v ddp c4 nc nc nc i/o i/o i/o c5 nc nc i/o i/o i/o i/o c6 nc nc i/o i/o i/o i/o c7i/oi/oi/oi/oi/oi/o c8i/oi/oi/oi/oi/oi/o c9i/oi/oi/oi/oi/oi/o c10i/oi/oi/oi/oi/oi/o c11 i/o i/o i/o i/o i/o i/o c12i/oi/oi/oi/oi/oi/o c13i/oi/oi/oi/oi/oi/o c14i/oi/oi/oi/oi/oi/o c15i/oi/oi/oi/oi/oi/o c16i/oi/oi/oi/oi/oi/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-25 c17i/oi/oi/oi/oi/oi/o c18i/oi/oi/oi/oi/oi/o c19i/oi/oi/oi/oi/oi/o c20i/oi/oi/oi/oi/oi/o c21 nc nc i/o i/o i/o i/o c22 nc nc i/o i/o i/o i/o c23 nc nc i/o i/o i/o i/o c24 v ddp v ddp v ddp v ddp v ddp v ddp c25ncncnci/o i/o i/o c26ncncnci/o i/o i/o d1 nc nc nc i/o i/o i/o d2 nc nc nc i/o i/o i/o d3 nc i/o i/o i/o i/o i/o d4 v ddp v ddp v ddp v ddp v ddp v ddp d5 nc nc i/o i/o i/o i/o d6 nc nc i/o i/o i/o i/o d7i/oi/oi/oi/oi/oi/o d8i/oi/oi/oi/oi/oi/o d9i/oi/oi/oi/oi/oi/o d10 i/o i/o i/o i/o i/o i/o d11 i/o i/o i/o i/o i/o i/o d12 i/o i/o i/o i/o i/o i/o d13 i/o i/o i/o i/o i/o i/o d14 i/o i/o i/o i/o i/o i/o d15 i/o i/o i/o i/o i/o i/o d16 i/o i/o i/o i/o i/o i/o d17 i/o i/o i/o i/o i/o i/o d18 i/o i/o i/o i/o i/o i/o d19 i/o i/o i/o i/o i/o i/o d20 i/o i/o i/o i/o i/o i/o d21 i/o i/o i/o i/o i/o i/o d22 nc nc i/o i/o i/o i/o d23 v ddp v ddp v ddp v ddp v ddp v ddp d24 nc i/o i/o i/o i/o i/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-26 v5.9 d25ncncnci/o i/o i/o d26ncncnci/o i/o i/o e1nci/oi/oi/oi/oi/o e2nci/oi/oi/oi/oi/o e3nci/oi/oi/oi/oi/o e4nci/oi/oi/oi/oi/o e5 v dd v dd v dd v dd v dd v dd e6 v dd v dd v dd v dd v dd v dd e7 v dd v dd v dd v dd v dd v dd e8 v dd v dd v dd v dd v dd v dd e9i/oi/oi/oi/oi/oi/o e10i/oi/oi/oi/oi/oi/o e11i/oi/oi/oi/oi/oi/o e12i/oi/oi/oi/oi/oi/o e13i/oi/oi/oi/oi/oi/o e14i/oi/oi/oi/oi/oi/o e15i/oi/oi/oi/oi/oi/o e16i/oi/oi/oi/oi/oi/o e17i/oi/oi/oi/oi/oi/o e18i/oi/oi/oi/oi/oi/o e19i/oi/oi/oi/oi/oi/o e20 v dd v dd v dd v dd v dd v dd e21 v dd v dd v dd v dd v dd v dd e22 v dd v dd v dd v dd v dd v dd e23 nc i/o i/o i/o i/o i/o e24 nc i/o i/o i/o i/o i/o e25 nc i/o i/o i/o i/o i/o e26 nc i/o i/o i/o i/o i/o f1nci/oi/oi/oi/oi/o f2nci/oi/oi/oi/oi/o f3nci/oi/oi/oi/oi/o f4nci/oi/oi/oi/oi/o f5 v dd v dd v dd v dd v dd v dd f22 v dd v dd v dd v dd v dd v dd 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-27 f23 nc i/o i/o i/o i/o i/o f24 nc i/o i/o i/o i/o i/o f25 nc i/o i/o i/o i/o i/o f26 nc i/o i/o i/o i/o i/o g1 i/o i/o i/o i/o i/o i/o g2 i/o i/o i/o i/o i/o i/o g3 nc i/o i/o i/o i/o i/o g4 nc i/o i/o i/o i/o i/o g5 v dd v dd v dd v dd v dd v dd g22 v dd v dd v dd v dd v dd v dd g23 nc i/o i/o i/o i/o i/o g24 nc i/o i/o i/o i/o i/o g25 nc i/o i/o i/o i/o i/o g26 i/o i/o i/o i/o i/o i/o h1i/oi/oi/oi/oi/oi/o h2i/oi/oi/oi/oi/oi/o h3i/oi/oi/oi/oi/oi/o h4i/oi/oi/oi/oi/oi/o h5 v dd v dd v dd v dd v dd v dd h22 v dd v dd v dd v dd v dd v dd h23 i/o i/o i/o i/o i/o i/o h24 i/o i/o i/o i/o i/o i/o h25 i/o i/o i/o i/o i/o i/o h26 i/o i/o i/o i/o i/o i/o j1 i/oi/oi/oi/oi/oi/o j2 i/oi/oi/oi/oi/oi/o j3 i/oi/oi/oi/oi/oi/o j4 i/oi/oi/oi/oi/oi/o j5 i/oi/oi/oi/oi/oi/o j22 i/o i/o i/o i/o i/o i/o j23 i/o i/o i/o i/o i/o i/o j24 i/o i/o i/o i/o i/o i/o j25 i/o i/o i/o i/o i/o i/o j26 i/o i/o i/o i/o i/o i/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-28 v5.9 k1i/oi/oi/oi/oi/oi/o k2i/oi/oi/oi/oi/oi/o k3i/oi/oi/oi/oi/oi/o k4i/oi/oi/oi/oi/oi/o k5i/oi/oi/oi/oi/oi/o k22 i/o i/o i/o i/o i/o i/o k23 i/o i/o i/o i/o i/o i/o k24 i/o i/o i/o i/o i/o i/o k25 i/o i/o i/o i/o i/o i/o k26 i/o i/o i/o i/o i/o i/o l1 i/oi/oi/oi/oi/oi/o l2 i/oi/oi/oi/oi/oi/o l3 i/oi/oi/oi/oi/oi/o l4 i/oi/oi/oi/oi/oi/o l5 i/oi/oi/oi/oi/oi/o l11 gnd gnd gnd gnd gnd gnd l12 gnd gnd gnd gnd gnd gnd l13 gnd gnd gnd gnd gnd gnd l14 gnd gnd gnd gnd gnd gnd l15 gnd gnd gnd gnd gnd gnd l16 gnd gnd gnd gnd gnd gnd l22i/oi/oi/oi/oi/oi/o l23 i/o i/o i/o i/o i/o i/o l24 i/o i/o i/o i/o i/o i/o l25 i/o i/o i/o i/o i/o i/o l26 i/o i/o i/o i/o i/o i/o m1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 m2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 m3i/oi/oi/oi/oi/oi/o m4i/oi/oi/oi/oi/oi/o m5i/oi/oi/oi/oi/oi/o m11 gnd gnd gnd gnd gnd gnd m12 gnd gnd gnd gnd gnd gnd m13 gnd gnd gnd gnd gnd gnd 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-29 m14 gnd gnd gnd gnd gnd gnd m15 gnd gnd gnd gnd gnd gnd m16 gnd gnd gnd gnd gnd gnd m22 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 m23i/oi/oi/oi/oi/oi/o m24i/oi/oi/oi/oi/oi/o m25i/oi/oi/oi/oi/oi/o m26i/oi/oi/oi/oi/oi/o n1i/oi/oi/oi/oi/oi/o n2 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 n3 agnd agnd agnd agnd agnd agnd n4 ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input n5 avdd avdd avdd avdd avdd avdd n11 gnd gnd gnd gnd gnd gnd n12 gnd gnd gnd gnd gnd gnd n13 gnd gnd gnd gnd gnd gnd n14 gnd gnd gnd gnd gnd gnd n15 gnd gnd gnd gnd gnd gnd n16 gnd gnd gnd gnd gnd gnd n22 npecl2 npecl2 npecl2 npecl2 npecl2 npecl2 n23 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 n24 avddavddavddavddavddavdd n25 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 n26 agnd agnd agnd agnd agnd agnd p1i/oi/oi/oi/oi/oi/o p2i/oi/oi/oi/oi/oi/o p3i/oi/oi/oi/oi/oi/o p4i/oi/oi/oi/oi/oi/o p5 npecl1 npecl1 npecl1 npecl1 npecl1 npecl1 p11 gnd gnd gnd gnd gnd gnd p12 gnd gnd gnd gnd gnd gnd p13 gnd gnd gnd gnd gnd gnd p14 gnd gnd gnd gnd gnd gnd p15 gnd gnd gnd gnd gnd gnd 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-30 v5.9 p16 gnd gnd gnd gnd gnd gnd p22i/oi/oi/oi/oi/oi/o p23i/oi/oi/oi/oi/oi/o p24i/oi/oi/oi/oi/oi/o p25i/oi/oi/oi/oi/oi/o p26 ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input r1i/oi/oi/oi/oi/oi/o r2i/oi/oi/oi/oi/oi/o r3i/oi/oi/oi/oi/oi/o r4i/oi/oi/oi/oi/oi/o r5i/oi/oi/oi/oi/oi/o r11 gnd gnd gnd gnd gnd gnd r12 gnd gnd gnd gnd gnd gnd r13 gnd gnd gnd gnd gnd gnd r14 gnd gnd gnd gnd gnd gnd r15 gnd gnd gnd gnd gnd gnd r16 gnd gnd gnd gnd gnd gnd r22i/oi/oi/oi/oi/oi/o r23 i/o i/o i/o i/o i/o i/o r24 i/o i/o i/o i/o i/o i/o r25 i/o i/o i/o i/o i/o i/o r26 i/o i/o i/o i/o i/o i/o t1i/oi/oi/oi/oi/oi/o t2i/oi/oi/oi/oi/oi/o t3i/oi/oi/oi/oi/oi/o t4i/oi/oi/oi/oi/oi/o t5i/oi/oi/oi/oi/oi/o t11 gnd gnd gnd gnd gnd gnd t12 gnd gnd gnd gnd gnd gnd t13 gnd gnd gnd gnd gnd gnd t14 gnd gnd gnd gnd gnd gnd t15 gnd gnd gnd gnd gnd gnd t16 gnd gnd gnd gnd gnd gnd t22i/oi/oi/oi/oi/oi/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-31 t23i/oi/oi/oi/oi/oi/o t24i/oi/oi/oi/oi/oi/o t25i/oi/oi/oi/oi/oi/o t26i/oi/oi/oi/oi/oi/o u1i/oi/oi/oi/oi/oi/o u2i/oi/oi/oi/oi/oi/o u3i/oi/oi/oi/oi/oi/o u4i/oi/oi/oi/oi/oi/o u5i/oi/oi/oi/oi/oi/o u22 i/o i/o i/o i/o i/o i/o u23 i/o i/o i/o i/o i/o i/o u24 i/o i/o i/o i/o i/o i/o u25 i/o i/o i/o i/o i/o i/o u26 i/o i/o i/o i/o i/o i/o v1i/oi/oi/oi/oi/oi/o v2i/oi/oi/oi/oi/oi/o v3i/oi/oi/oi/oi/oi/o v4i/oi/oi/oi/oi/oi/o v5i/oi/oi/oi/oi/oi/o v22 i/o i/o i/o i/o i/o i/o v23 i/o i/o i/o i/o i/o i/o v24 i/o i/o i/o i/o i/o i/o v25 i/o i/o i/o i/o i/o i/o v26 i/o i/o i/o i/o i/o i/o w1i/oi/oi/oi/oi/oi/o w2i/oi/oi/oi/oi/oi/o w3i/oi/oi/oi/oi/oi/o w4i/oi/oi/oi/oi/oi/o w5 v dd v dd v dd v dd v dd v dd w22 v dd v dd v dd v dd v dd v dd w23 i/o i/o i/o i/o i/o i/o w24 i/o i/o i/o i/o i/o i/o w25 i/o i/o i/o i/o i/o i/o w26 i/o i/o i/o i/o i/o i/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-32 v5.9 y1i/oi/oi/oi/oi/oi/o y2i/oi/oi/oi/oi/oi/o y3i/oi/oi/oi/oi/oi/o y4nci/oi/oi/oi/oi/o y5 v dd v dd v dd v dd v dd v dd y22 v dd v dd v dd v dd v dd v dd y23 nc i/o i/o i/o i/o i/o y24 nc i/o i/o i/o i/o i/o y25 nc i/o i/o i/o i/o i/o y26 nc i/o i/o i/o i/o i/o aa1i/oi/oi/oi/oi/oi/o aa2 nc i/o i/o i/o i/o i/o aa3 nc i/o i/o i/o i/o i/o aa4 nc i/o i/o i/o i/o i/o aa5 v dd v dd v dd v dd v dd v dd aa22 v dd v dd v dd v dd v dd v dd aa23 nc i/o i/o i/o i/o i/o aa24 nc i/o i/o i/o i/o i/o aa25 nc i/o i/o i/o i/o i/o aa26 nc i/o i/o i/o i/o i/o ab1 nc i/o i/o i/o i/o i/o ab2 nc i/o i/o i/o i/o i/o ab3 nc i/o i/o i/o i/o i/o ab4 nc i/o i/o i/o i/o i/o ab5 v dd v dd v dd v dd v dd v dd ab6 v dd v dd v dd v dd v dd v dd ab7 v dd v dd v dd v dd v dd v dd ab8i/oi/oi/oi/oi/oi/o ab9i/oi/oi/oi/oi/oi/o ab10i/oi/oi/oi/oi/oi/o ab11i/oi/oi/oi/oi/oi/o ab12i/oi/oi/oi/oi/oi/o ab13i/oi/oi/oi/oi/oi/o ab14i/oi/oi/oi/oi/oi/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-33 ab15i/oi/oi/oi/oi/oi/o ab16i/oi/oi/oi/oi/oi/o ab17i/oi/oi/oi/oi/oi/o ab18i/oi/oi/oi/oi/oi/o ab19i/oi/oi/oi/oi/oi/o ab20 v dd v dd v dd v dd v dd v dd ab21 v dd v dd v dd v dd v dd v dd ab22 v dd v dd v dd v dd v dd v dd ab23 nc i/o i/o i/o i/o i/o ab24 nc i/o i/o i/o i/o i/o ab25 nc i/o i/o i/o i/o i/o ab26 nc nc nc i/o i/o i/o ac1 nc i/o i/o i/o i/o i/o ac2 nc i/o i/o i/o i/o i/o ac3 nc i/o i/o i/o i/o i/o ac4 v ddp v ddp v ddp v ddp v ddp v ddp ac5 nc nc i/o i/o i/o i/o ac6i/oi/oi/oi/oi/oi/o ac7i/oi/oi/oi/oi/oi/o ac8i/oi/oi/oi/oi/oi/o ac9i/oi/oi/oi/oi/oi/o ac10 i/o i/o i/o i/o i/o i/o ac11 i/o i/o i/o i/o i/o i/o ac12 i/o i/o i/o i/o i/o i/o ac13 i/o i/o i/o i/o i/o i/o ac14 i/o i/o i/o i/o i/o i/o ac15 i/o i/o i/o i/o i/o i/o ac16 i/o i/o i/o i/o i/o i/o ac17 i/o i/o i/o i/o i/o i/o ac18 i/o i/o i/o i/o i/o i/o ac19 i/o i/o i/o i/o i/o i/o ac20 i/o i/o i/o i/o i/o i/o ac21 tms tms tms tms tms tms ac22 tdo tdo tdo tdo tdo tdo 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-34 v5.9 ac23 v ddp v ddp v ddp v ddp v ddp v ddp ac24 rck rck rck rck rck rck ac25 nc nc i/o i/o i/o i/o ac26 nc i/o i/o i/o i/o i/o ad1 nc nc nc i/o i/o i/o ad2 nc i/o i/o i/o i/o i/o ad3 v ddp v ddp v ddp v ddp v ddp v ddp ad4 nc nc i/o i/o i/o i/o ad5 nc nc i/o i/o i/o i/o ad6 nc nc i/o i/o i/o i/o ad7i/oi/oi/oi/oi/oi/o ad8i/oi/oi/oi/oi/oi/o ad9i/oi/oi/oi/oi/oi/o ad10 i/o i/o i/o i/o i/o i/o ad11 i/o i/o i/o i/o i/o i/o ad12 i/o i/o i/o i/o i/o i/o ad13 i/o i/o i/o i/o i/o i/o ad14 i/o i/o i/o i/o i/o i/o ad15 i/o i/o i/o i/o i/o i/o ad16 i/o i/o i/o i/o i/o i/o ad17 i/o i/o i/o i/o i/o i/o ad18 i/o i/o i/o i/o i/o i/o ad19 i/o i/o i/o i/o i/o i/o ad20 nc nc i/o i/o i/o i/o ad21 tck tck tck tck tck tck ad22 v pp v pp v pp v pp v pp v pp ad23ncncnci/o i/o i/o ad24 v ddp v ddp v ddp v ddp v ddp v ddp ad25 nc nc i/o i/o i/o i/o ad26 nc nc i/o i/o i/o i/o ae1 v ddp v ddp v ddp v ddp v ddp v ddp ae2 v ddp v ddp v ddp v ddp v ddp v ddp ae3 nc nc i/o i/o i/o i/o ae4 nc nc i/o i/o i/o i/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-35 ae5 nc nc i/o i/o i/o i/o ae6 nc nc i/o i/o i/o i/o ae7 nc nc i/o i/o i/o i/o ae8 i/o i/o i/o i/o i/o i/o ae9 i/o i/o i/o i/o i/o i/o ae10i/oi/oi/oi/oi/oi/o ae11i/oi/oi/oi/oi/oi/o ae12i/oi/oi/oi/oi/oi/o ae13i/oi/oi/oi/oi/oi/o ae14i/oi/oi/oi/oi/oi/o ae15i/oi/oi/oi/oi/oi/o ae16i/oi/oi/oi/oi/oi/o ae17i/oi/oi/oi/oi/oi/o ae18i/oi/oi/oi/oi/oi/o ae19i/oi/oi/oi/oi/oi/o ae20 nc nc i/o i/o i/o i/o ae21 nc nc i/o i/o i/o i/o ae22 nc nc i/o i/o i/o i/o ae23 v pn v pn v pn v pn v pn v pn ae24 trst trst trst trst trst trst ae25 v ddp v ddp v ddp v ddp v ddp v ddp ae26 v ddp v ddp v ddp v ddp v ddp v ddp af1 v ddp v ddp v ddp v ddp v ddp v ddp af2 v ddp v ddp v ddp v ddp v ddp v ddp af3 nc nc i/o i/o i/o i/o af4 nc nc i/o i/o i/o i/o af5 nc nc i/o i/o i/o i/o af6 nc nc i/o i/o i/o i/o af7 nc nc i/o i/o i/o i/o af8ncncnci/o i/o i/o af9i/oi/oi/oi/oi/oi/o af10i/oi/oi/oi/oi/oi/o af11i/oi/oi/oi/oi/oi/o af12i/oi/oi/oi/oi/oi/o 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas 3-36 v5.9 af13i/oi/oi/oi/oi/oi/o af14i/oi/oi/oi/oi/oi/o af15i/oi/oi/oi/oi/oi/o af16i/oi/oi/oi/oi/oi/o af17i/oi/oi/oi/oi/oi/o af18 nc nc i/o i/o i/o i/o af19 nc nc i/o i/o i/o i/o af20 nc nc i/o i/o i/o i/o af21 nc nc i/o i/o i/o i/o af22 nc nc i/o i/o i/o i/o af23 tdi tdi tdi tdi tdi tdi af24 nc nc i/o i/o i/o i/o af25 v ddp v ddp v ddp v ddp v ddp v ddp af26 v ddp v ddp v ddp v ddp v ddp v ddp 456-pin pbga pin number apa150 function apa300 function apa450 function apa600 function apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-37 144-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 1 2 3 4 5 6 7 8 9 10 11 12 a b c d e f g h j k l m a1 ball pad corner
proasic plus flash family fpgas 3-38 v5.9 144-fbga pin pin number apa075 function apa150 function apa300 function apa450 function a1 i/o i/o i/o i/o a2 i/o i/o i/o i/o a3 i/o i/o i/o i/o a4 i/o i/o i/o i/o a5 i/o i/o i/o i/o a6 gnd gnd gnd gnd a7 i/o i/o i/o i/o a8 v dd v dd v dd v dd a9 i/o i/o i/o i/o a10 i/o i/o i/o i/o a11 i/o i/o i/o i/o a12 i/o i/o i/o i/o b1 i/o i/o i/o i/o b2gndgndgndgnd b3 i/o i/o i/o i/o b4 i/o i/o i/o i/o b5 i/o i/o i/o i/o b6 i/o i/o i/o i/o b7 i/o i/o i/o i/o b8 i/o i/o i/o i/o b9 i/o i/o i/o i/o b10 i/o i/o i/o i/o b11gndgndgndgnd b12 i/o i/o i/o i/o c1 i/o i/o i/o i/o c2 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 c3 i/o i/o i/o i/o c4 v dd v dd v dd v dd c5 i/o i/o i/o i/o c6 i/o i/o i/o i/o c7 i/o i/o i/o i/o c8 i/o i/o i/o i/o c9 i/o i/o i/o i/o c10 i/o i/o i/o i/o c11 i/o i/o i/o i/o c12 i/o i/o i/o i/o d1 i/o i/o i/o i/o d2 i/o i/o i/o i/o d3 i/o i/o i/o i/o d4 i/o i/o i/o i/o d5 i/o i/o i/o i/o d6 i/o i/o i/o i/o d7 i/o i/o i/o i/o d8 i/o i/o i/o i/o d9 i/o i/o i/o i/o d10 i/o i/o i/o i/o d11 i/o i/o i/o i/o d12 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 e1 v dd v dd v dd v dd e2 i/o i/o i/o i/o e3 i/o i/o i/o i/o e4 v ddp v ddp v ddp v ddp e5 i/o i/o i/o i/o e6 v ddp v ddp v ddp v ddp e7 v ddp v ddp v ddp v ddp e8 avdd avdd avdd avdd e9 v ddp v ddp v ddp v ddp e10 v dd v dd v dd v dd e11 npecl2 npecl2 npecl2 npecl2 e12 agnd agnd agnd agnd f1 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 f2 agnd agnd agnd agnd f3 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 f4 i/o i/o i/o i/o f5 gnd gnd gnd gnd f6 gnd gnd gnd gnd f7 gnd gnd gnd gnd f8 i/o i/o i/o i/o f9 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 f10 gnd gnd gnd gnd f11 ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input f12 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 144-fbga pin pin number apa075 function apa150 function apa300 function apa450 function
proasic plus flash family fpgas v5.9 3-39 g1 ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input g2 gnd gnd gnd gnd g3 avdd avdd avdd avdd g4 npecl1 npecl1 npecl1 npecl1 g5 gnd gnd gnd gnd g6 gnd gnd gnd gnd g7 gnd gnd gnd gnd g8 i/o i/o i/o i/o g9 i/o i/o i/o i/o g10 i/o i/o i/o i/o g11 i/o i/o i/o i/o g12 i/o i/o i/o i/o h1 v dd v dd v dd v dd h2 i/o i/o i/o i/o h3 i/o i/o i/o i/o h4 i/o i/o i/o i/o h5 v dd v dd v dd v dd h6 i/o i/o i/o i/o h7 i/o i/o i/o i/o h8 i/o i/o i/o i/o h9 i/o i/o i/o i/o h10 v ddp v ddp v ddp v ddp h11 i/o i/o i/o i/o h12 v dd v dd v dd v dd j1 i/o i/o i/o i/o j2 i/o i/o i/o i/o j3 v ddp v ddp v ddp v ddp j4 i/o i/o i/o i/o j5 i/o i/o i/o i/o j6 i/o i/o i/o i/o j7 v dd v dd v dd v dd j8 tck tck tck tck j9 i/o i/o i/o i/o j10 tdo tdo tdo tdo j11 i/o i/o i/o i/o j12 i/o i/o i/o i/o 144-fbga pin pin number apa075 function apa150 function apa300 function apa450 function k1 i/o i/o i/o i/o k2 i/o i/o i/o i/o k3 i/o i/o i/o i/o k4 i/o i/o i/o i/o k5 i/o i/o i/o i/o k6 i/o i/o i/o i/o k7 gnd gnd gnd gnd k8 i/o i/o i/o i/o k9 i/o i/o i/o i/o k10 gnd gnd gnd gnd k11 i/o i/o i/o i/o k12 i/o i/o i/o i/o l1 gnd gnd gnd gnd l2 i/o i/o i/o i/o l3 i/o i/o i/o i/o l4 i/o i/o i/o i/o l5 v ddp v ddp v ddp v ddp l6 i/o i/o i/o i/o l7 i/o i/o i/o i/o l8 i/o i/o i/o i/o l9tmstmstmstms l10 rck rck rck rck l11 i/o i/o i/o i/o l12 trst trst trst trst m1 i/o i/o i/o i/o m2 i/o i/o i/o i/o m3 i/o i/o i/o i/o m4 i/o i/o i/o i/o m5 i/o i/o i/o i/o m6 i/o i/o i/o i/o m7 i/o i/o i/o i/o m8 i/o i/o i/o i/o m9 tdi tdi tdi tdi m10 v ddp v ddp v ddp v ddp m11 v pp v pp v pp v pp m12 v pn v pn v pn v pn 144-fbga pin pin number apa075 function apa150 function apa300 function apa450 function
proasic plus flash family fpgas 3-40 v5.9 256-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . a1 ball pad corner 1 3 5 7 9 11 13 15 2 4 6 8 10 12 14 16 c e g j l n r d f h k m p t b a
proasic plus flash family fpgas v5.9 3-41 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function a1 gnd gnd gnd gnd a2 i/o i/o i/o i/o a3 i/o i/o i/o i/o a4 i/o i/o i/o i/o a5 i/o i/o i/o i/o a6 i/o i/o i/o i/o a7 i/o i/o i/o i/o a8 i/o i/o i/o i/o a9 i/o i/o i/o i/o a10 i/o i/o i/o i/o a11 i/o i/o i/o i/o a12 i/o i/o i/o i/o a13 i/o i/o i/o i/o a14 i/o i/o i/o i/o a15 i/o i/o i/o i/o a16 gnd gnd gnd gnd b1 i/o i/o i/o i/o b2 i/o i/o i/o i/o b3 i/o i/o i/o i/o b4 i/o i/o i/o i/o b5 i/o i/o i/o i/o b6 i/o i/o i/o i/o b7 i/o i/o i/o i/o b8 i/o i/o i/o i/o b9 i/o i/o i/o i/o b10 i/o i/o i/o i/o b11 i/o i/o i/o i/o b12 i/o i/o i/o i/o b13 i/o i/o i/o i/o b14 i/o i/o i/o i/o b15 i/o i/o i/o i/o b16 i/o i/o i/o i/o c1 i/o i/o i/o i/o c2 i/o i/o i/o i/o c3 i/o i/o i/o i/o c4 i/o i/o i/o i/o c5 i/o i/o i/o i/o c6 i/o i/o i/o i/o c7 i/o i/o i/o i/o c8 i/o i/o i/o i/o c9 i/o i/o i/o i/o c10 i/o i/o i/o i/o c11 i/o i/o i/o i/o c12 i/o i/o i/o i/o c13 i/o i/o i/o i/o c14 i/o i/o i/o i/o c15 i/o i/o i/o i/o c16 i/o i/o i/o i/o d1 i/o i/o i/o i/o d2 i/o i/o i/o i/o d3 i/o i/o i/o i/o d4 i/o i/o i/o i/o d5 i/o i/o i/o i/o d6 i/o i/o i/o i/o d7 i/o i/o i/o i/o d8 i/o i/o i/o i/o d9 i/o i/o i/o i/o d10 i/o i/o i/o i/o d11 i/o i/o i/o i/o d12 i/o i/o i/o i/o d13 i/o i/o i/o i/o d14 i/o i/o i/o i/o d15 i/o i/o i/o i/o d16 i/o i/o i/o i/o e1 i/o i/o i/o i/o e2 i/o i/o i/o i/o e3 i/o i/o i/o i/o e4 i/o i/o i/o i/o e5 i/o i/o i/o i/o e6 v ddp v ddp v ddp v ddp 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function
proasic plus flash family fpgas 3-42 v5.9 e7 v ddp v ddp v ddp v ddp e8 i/o i/o i/o i/o e9 i/o i/o i/o i/o e10 v ddp v ddp v ddp v ddp e11 v ddp v ddp v ddp v ddp e12 i/o i/o i/o i/o e13 i/o i/o i/o i/o e14 i/o i/o i/o i/o e15 i/o i/o i/o i/o e16 i/o i/o i/o i/o f1 i/o i/o i/o i/o f2 i/o i/o i/o i/o f3 i/o i/o i/o i/o f4 i/o i/o i/o i/o f5 v ddp v ddp v ddp v ddp f6 gnd gnd gnd gnd f7 v dd v dd v dd v dd f8 v dd v dd v dd v dd f9 v dd v dd v dd v dd f10 v dd v dd v dd v dd f11 gnd gnd gnd gnd f12 v ddp v ddp v ddp v ddp f13 i/o i/o i/o i/o f14 i/o i/o i/o i/o f15 i/o i/o i/o i/o f16 i/o i/o i/o i/o g1 i/o i/o i/o i/o g2 i/o i/o i/o i/o g3 i/o i/o i/o i/o g4 i/o i/o i/o i/o g5 v ddp v ddp v ddp v ddp g6 v dd v dd v dd v dd g7 gnd gnd gnd gnd g8 gnd gnd gnd gnd g9 gnd gnd gnd gnd 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function g10 gnd gnd gnd gnd g11 v dd v dd v dd v dd g12 v ddp v ddp v ddp v ddp g13 i/o i/o i/o i/o g14 i/o i/o i/o i/o g15 i/o i/o i/o i/o g16 i/o i/o i/o i/o h1 i/o / gl1 i/o / gl1 i/o / gl1 i/o / gl1 h2 npecl1 npecl1 npecl1 npecl1 h3 i/o / glmx1 i/o / glmx1 i/o / glmx1 i/o / glmx1 h4 agnd agnd agnd agnd h5 i/o i/o i/o i/o h6 v dd v dd v dd v dd h7 gnd gnd gnd gnd h8 gnd gnd gnd gnd h9 gnd gnd gnd gnd h10 gnd gnd gnd gnd h11 v dd v dd v dd v dd h12 i/o i/o i/o i/o h13 i/o / glmx2 i/o / glmx2 i/o / glmx2 i/o / glmx2 h14 npecl2 npecl2 npecl2 npecl2 h15 agnd agnd agnd agnd h16 i/o / gl4 i/o / gl4 i/o / gl4 i/o / gl4 j1 i/o / gl2 i/o / gl2 i/o / gl2 i/o / gl2 j2 ppecl1 / input ppecl1 / input ppecl1 / input ppecl1 / input j3 avdd avdd avdd avdd j4 i/o i/o i/o i/o j5 i/o i/o i/o i/o j6 v dd v dd v dd v dd j7 gnd gnd gnd gnd j8 gnd gnd gnd gnd j9 gnd gnd gnd gnd j10 gnd gnd gnd gnd j11 v dd v dd v dd v dd 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function
proasic plus flash family fpgas v5.9 3-43 j12 i/o i/o i/o i/o j13 ppecl2 / input ppecl2 / input ppecl2 / input ppecl2 / input j14 i/o i/o i/o i/o j15 avdd avdd avdd avdd j16 i/o / gl3 i/o / gl3 i/o / gl3 i/o / gl3 k1 i/o i/o i/o i/o k2 i/o i/o i/o i/o k3 i/o i/o i/o i/o k4 i/o i/o i/o i/o k5 v ddp v ddp v ddp v ddp k6 v dd v dd v dd v dd k7 gnd gnd gnd gnd k8 gnd gnd gnd gnd k9 gnd gnd gnd gnd k10 gnd gnd gnd gnd k11 v dd v dd v dd v dd k12 v ddp v ddp v ddp v ddp k13 i/o i/o i/o i/o k14 i/o i/o i/o i/o k15 i/o i/o i/o i/o k16 i/o i/o i/o i/o l1 i/o i/o i/o i/o l2 i/o i/o i/o i/o l3 i/o i/o i/o i/o l4 i/o i/o i/o i/o l5 v ddp v ddp v ddp v ddp l6 gnd gnd gnd gnd l7 v dd v dd v dd v dd l8 v dd v dd v dd v dd l9 v dd v dd v dd v dd l10 v dd v dd v dd v dd l11 gnd gnd gnd gnd l12 v ddp v ddp v ddp v ddp l13 i/o i/o i/o i/o 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function l14 i/o i/o i/o i/o l15 i/o i/o i/o i/o l16 i/o i/o i/o i/o m1 i/o i/o i/o i/o m2 i/o i/o i/o i/o m3 i/o i/o i/o i/o m4 i/o i/o i/o i/o m5 i/o i/o i/o i/o m6 v ddp v ddp v ddp v ddp m7 v ddp v ddp v ddp v ddp m8 i/o i/o i/o i/o m9 i/o i/o i/o i/o m10 v ddp v ddp v ddp v ddp m11 v ddp v ddp v ddp v ddp m12 i/o i/o i/o i/o m13 i/o i/o i/o i/o m14 i/o i/o i/o i/o m15 i/o i/o i/o i/o m16 i/o i/o i/o i/o n1 i/o i/o i/o i/o n2 i/o i/o i/o i/o n3 i/o i/o i/o i/o n4 i/o i/o i/o i/o n5 i/o i/o i/o i/o n6 i/o i/o i/o i/o n7 i/o i/o i/o i/o n8 i/o i/o i/o i/o n9 i/o i/o i/o i/o n10 i/o i/o i/o i/o n11 i/o i/o i/o i/o n12 i/o i/o i/o i/o n13 i/o i/o i/o i/o n14 rck rck rck rck n15 i/o i/o i/o i/o n16 i/o i/o i/o i/o 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function
proasic plus flash family fpgas 3-44 v5.9 p1 i/o i/o i/o i/o p2 i/o i/o i/o i/o p3 i/o i/o i/o i/o p4 i/o i/o i/o i/o p5 i/o i/o i/o i/o p6 i/o i/o i/o i/o p7 i/o i/o i/o i/o p8 i/o i/o i/o i/o p9 i/o i/o i/o i/o p10 i/o i/o i/o i/o p11 i/o i/o i/o i/o p12 i/o i/o i/o i/o p13 tck tck tck tck p14 v pp v pp v pp v pp p15 trst trst trst trst p16 i/o i/o i/o i/o r1 i/o i/o i/o i/o r2 i/o i/o i/o i/o r3 i/o i/o i/o i/o r4 i/o i/o i/o i/o r5 i/o i/o i/o i/o r6 i/o i/o i/o i/o r7 i/o i/o i/o i/o r8 i/o i/o i/o i/o r9 i/o i/o i/o i/o r10 i/o i/o i/o i/o r11 i/o i/o i/o i/o r12 i/o i/o i/o i/o r13 i/o i/o i/o i/o r14 tdi tdi tdi tdi r15 v pn v pn v pn v pn r16 tdo tdo tdo tdo t1 gnd gnd gnd gnd t2 i/o i/o i/o i/o t3 i/o i/o i/o i/o 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function t4 i/o i/o i/o i/o t5 i/o i/o i/o i/o t6 i/o i/o i/o i/o t7 i/o i/o i/o i/o t8 i/o i/o i/o i/o t9 i/o i/o i/o i/o t10 i/o i/o i/o i/o t11 i/o i/o i/o i/o t12 i/o i/o i/o i/o t13 i/o i/o i/o i/o t14 i/o i/o i/o i/o t15 tms tms tms tms t16 gnd gnd gnd gnd 256-pin fbga pin number apa150 function apa300 function apa450 function apa600 function
proasic plus flash family fpgas v5.9 3-45 484-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 1 3 5 7 9 11 13 15 2 4 6 8 10 12 14 22 19 18 17 16 c e g j l n r d f h k m p ab aa y w v u t b a 21 20 a1 ball pad corner
proasic plus flash family fpgas 3-46 v5.9 484-pin fbga pin number apa450 function apa600 function a1 gnd gnd a2 gnd gnd a3 v ddp v ddp a4 i/o i/o a5 i/o i/o a6 i/o i/o a7 i/o i/o a8 i/o i/o a9 i/o i/o a10 i/o i/o a11 i/o i/o a12 i/o i/o a13 i/o i/o a14 i/o i/o a15 i/o i/o a16 i/o i/o a17 i/o i/o a18 i/o i/o a19 i/o i/o a20 v ddp v ddp a21 gnd gnd a22 gnd gnd b1 gnd gnd b2 v ddp v ddp b3 i/o i/o b4 i/o i/o b5 i/o i/o b6 i/o i/o b7 i/o i/o b8 i/o i/o b9 i/o i/o b10 i/o i/o b11 i/o i/o b12 i/o i/o b13 i/o i/o b14 i/o i/o b15 i/o i/o b16 i/o i/o b17 i/o i/o b18 i/o i/o b19 i/o i/o b20 i/o i/o b21 v ddp v ddp b22 gnd gnd c1 v ddp v ddp c2 nc i/o c3 i/o i/o c4 i/o i/o c5 gnd gnd c6 i/o i/o c7 i/o i/o c8 v dd v dd c9 v dd v dd c10 i/o i/o c11 i/o i/o c12 nc i/o c13 nc i/o c14 v dd v dd c15 v dd v dd c16 nc i/o c17 i/o i/o c18 gnd gnd c19 i/o i/o c20 i/o i/o c21 i/o i/o c22 v ddp v ddp d1 i/o i/o d2 i/o i/o d3 nc i/o d4 gnd gnd d5 i/o i/o d6 i/o i/o 484-pin fbga pin number apa450 function apa600 function d7 i/o i/o d8 i/o i/o d9 i/o i/o d10 i/o i/o d11 i/o i/o d12 i/o i/o d13 i/o i/o d14 i/o i/o d15 i/o i/o d16 i/o i/o d17 i/o i/o d18 i/o i/o d19 gnd gnd d20 i/o i/o d21 i/o i/o d22 i/o i/o e1 i/o i/o e2 nc i/o e3 gnd gnd e4 i/o i/o e5 i/o i/o e6 i/o i/o e7 i/o i/o e8 i/o i/o e9 i/o i/o e10 i/o i/o e11 i/o i/o e12 i/o i/o e13 i/o i/o e14 i/o i/o e15 i/o i/o e16 i/o i/o e17 i/o i/o e18 i/o i/o e19 i/o i/o e20 gnd gnd 484-pin fbga pin number apa450 function apa600 function
proasic plus flash family fpgas v5.9 3-47 e21 i/o i/o e22 i/o i/o f1 i/o i/o f2 i/o i/o f3 i/o i/o f4 i/o i/o f5 i/o i/o f6 i/o i/o f7 i/o i/o f8 i/o i/o f9 i/o i/o f10 i/o i/o f11 i/o i/o f12 i/o i/o f13 i/o i/o f14 i/o i/o f15 i/o i/o f16 i/o i/o f17 i/o i/o f18 i/o i/o f19 i/o i/o f20 i/o i/o f21 i/o i/o f22 nc i/o g1 i/o i/o g2 i/o i/o g3 nc i/o g4 i/o i/o g5 i/o i/o g6 i/o i/o g7 i/o i/o g8 i/o i/o g9 i/o i/o g10 i/o i/o g11 i/o i/o g12 i/o i/o 484-pin fbga pin number apa450 function apa600 function g13 i/o i/o g14 i/o i/o g15 i/o i/o g16 i/o i/o g17 i/o i/o g18 i/o i/o g19 i/o i/o g20 i/o i/o g21 i/o i/o g22 i/o i/o h1 i/o i/o h2 i/o i/o h3 v dd v dd h4 i/o i/o h5 i/o i/o h6 i/o i/o h7 i/o i/o h8 i/o i/o h9 v ddp v ddp h10 v ddp v ddp h11 i/o i/o h12 i/o i/o h13 v ddp v ddp h14 v ddp v ddp h15 i/o i/o h16 i/o i/o h17 i/o i/o h18 i/o i/o h19 i/o i/o h20 v dd v dd h21 i/o i/o h22 i/o i/o j1 i/o i/o j2 i/o i/o j3 nc i/o j4 i/o i/o 484-pin fbga pin number apa450 function apa600 function j5 i/o i/o j6 i/o i/o j7 i/o i/o j8 v ddp v ddp j9 gnd gnd j10 v dd v dd j11 v dd v dd j12 v dd v dd j13 v dd v dd j14 gnd gnd j15 v ddp v ddp j16 i/o i/o j17 i/o i/o j18 i/o i/o j19 i/o i/o j20 nc i/o j21 i/o i/o j22 i/o i/o k1 i/o i/o k2 i/o i/o k3 nc i/o k4 i/o i/o k5 i/o i/o k6 i/o i/o k7 i/o i/o k8 v ddp v ddp k9 v dd v dd k10 gnd gnd k11 gnd gnd k12 gnd gnd k13 gnd gnd k14 v dd v dd k15 v ddp v ddp k16 i/o i/o k17 i/o i/o k18 i/o i/o 484-pin fbga pin number apa450 function apa600 function
proasic plus flash family fpgas 3-48 v5.9 k19 i/o i/o k20 i/o i/o k21 i/o i/o k22 i/o i/o l1 nc i/o l2 i/o i/o l3 i/o i/o l4 i/o / gl1 i/o / gl1 l5 npecl1 npecl1 l6 i/o / glmx1 i/o / glmx1 l7 agnd agnd l8 i/o i/o l9 v dd v dd l10 gnd gnd l11 gnd gnd l12 gnd gnd l13 gnd gnd l14 v dd v dd l15 i/o i/o l16 i/o / glmx2 i/o / glmx2 l17 npecl2 npecl2 l18 agnd agnd l19 i/o / gl4 i/o / gl4 l20 i/o i/o l21 i/o i/o l22 i/o i/o m1 i/o i/o m2 i/o i/o m3 i/o i/o m4 i/o / gl2 i/o / gl2 m5 ppecl1 / input ppecl1 / input m6 avdd avdd m7 i/o i/o m8 i/o i/o m9 v dd v dd 484-pin fbga pin number apa450 function apa600 function m10 gnd gnd m11 gnd gnd m12 gnd gnd m13 gnd gnd m14 v dd v dd m15 i/o i/o m16 ppecl2 / input ppecl2 / input m17 i/o i/o m18 avdd avdd m19 i/o / gl3 i/o / gl3 m20 i/o i/o m21 i/o i/o m22 i/o i/o n1 i/o i/o n2 i/o i/o n3 nc i/o n4 i/o i/o n5 i/o i/o n6 i/o i/o n7 i/o i/o n8 v ddp v ddp n9 v dd v dd n10 gnd gnd n11 gnd gnd n12 gnd gnd n13 gnd gnd n14 v dd v dd n15 v ddp v ddp n16 i/o i/o n17 i/o i/o n18 i/o i/o n19 i/o i/o n20 nc i/o n21 i/o i/o n22 i/o i/o 484-pin fbga pin number apa450 function apa600 function p1 i/o i/o p2 i/o i/o p3 i/o i/o p4 i/o i/o p5 i/o i/o p6 i/o i/o p7 i/o i/o p8 v ddp v ddp p9 gnd gnd p10 v dd v dd p11 v dd v dd p12 v dd v dd p13 v dd v dd p14 gnd gnd p15 v ddp v ddp p16 i/o i/o p17 i/o i/o p18 i/o i/o p19 i/o i/o p20 nc i/o p21 i/o i/o p22 i/o i/o r1 i/o i/o r2 i/o i/o r3 v dd v dd r4 i/o i/o r5 i/o i/o r6 i/o i/o r7 i/o i/o r8 i/o i/o r9 v ddp v ddp r10 v ddp v ddp r11 i/o i/o r12 i/o i/o r13 v ddp v ddp r14 v ddp v ddp 484-pin fbga pin number apa450 function apa600 function
proasic plus flash family fpgas v5.9 3-49 r15 i/o i/o r16 i/o i/o r17 i/o i/o r18 i/o i/o r19 i/o i/o r20 v dd v dd r21 i/o i/o r22 i/o i/o t1 i/o i/o t2 i/o i/o t3 nc i/o t4 i/o i/o t5 i/o i/o t6 i/o i/o t7 i/o i/o t8 i/o i/o t9 i/o i/o t10 i/o i/o t11 i/o i/o t12 i/o i/o t13 i/o i/o t14 i/o i/o t15 i/o i/o t16 i/o i/o t17 rck rck t18 i/o i/o t19 i/o i/o t20 nc i/o t21 i/o i/o t22 i/o i/o u1 i/o i/o u2 i/o i/o u3 i/o i/o u4 i/o i/o u5 i/o i/o u6 i/o i/o 484-pin fbga pin number apa450 function apa600 function u7 i/o i/o u8 i/o i/o u9 i/o i/o u10 i/o i/o u11 i/o i/o u12 i/o i/o u13 i/o i/o u14 i/o i/o u15 i/o i/o u16 tck tck u17 v pp v pp u18 trst trst u19 i/o i/o u20 nc i/o u21 i/o i/o u22 i/o i/o v1 i/o i/o v2 i/o i/o v3 gnd gnd v4 i/o i/o v5 i/o i/o v6 i/o i/o v7 i/o i/o v8 i/o i/o v9 i/o i/o v10 i/o i/o v11 i/o i/o v12 i/o i/o v13 i/o i/o v14 i/o i/o v15 i/o i/o v16 i/o i/o v17 tdi tdi v18 v pn v pn v19 tdo tdo v20 gnd gnd 484-pin fbga pin number apa450 function apa600 function v21 nc i/o v22 i/o i/o w1 nc i/o w2 i/o i/o w3 i/o i/o w4 gnd gnd w5 i/o i/o w6 i/o i/o w7 i/o i/o w8 i/o i/o w9 i/o i/o w10 i/o i/o w11 i/o i/o w12 i/o i/o w13 i/o i/o w14 i/o i/o w15 i/o i/o w16 i/o i/o w17 i/o i/o w18 tms tms w19 gnd gnd w20 nc i/o w21 nc i/o w22 i/o i/o y1 v ddp v ddp y2 i/o i/o y3 i/o i/o y4 i/o i/o y5 gnd gnd y6 i/o i/o y7 i/o i/o y8 v dd v dd y9 v dd v dd y10 i/o i/o y11 i/o i/o y12 i/o i/o 484-pin fbga pin number apa450 function apa600 function
proasic plus flash family fpgas 3-50 v5.9 y13 i/o i/o y14 v dd v dd y15 v dd v dd y16 i/o i/o y17 i/o i/o y18 gnd gnd y19 i/o i/o y20 i/o i/o y21 nc i/o y22 v ddp v ddp aa1 gnd gnd aa2 v ddp v ddp aa3 i/o i/o aa4 i/o i/o aa5 i/o i/o aa6 i/o i/o aa7 i/o i/o aa8 i/o i/o aa9 i/o i/o aa10 i/o i/o aa11 i/o i/o aa12 i/o i/o aa13 i/o i/o aa14 i/o i/o aa15 i/o i/o aa16 i/o i/o aa17 i/o i/o aa18 nc i/o aa19 nc i/o aa20 i/o i/o aa21 v ddp v ddp aa22 gnd gnd ab1 gnd gnd ab2 gnd gnd ab3 v ddp v ddp ab4 i/o i/o 484-pin fbga pin number apa450 function apa600 function ab5 i/o i/o ab6 i/o i/o ab7 i/o i/o ab8 i/o i/o ab9 i/o i/o ab10 i/o i/o ab11 i/o i/o ab12 i/o i/o ab13 i/o i/o ab14 i/o i/o ab15 i/o i/o ab16 i/o i/o ab17 i/o i/o ab18 nc i/o ab19 i/o i/o ab20 v ddp v ddp ab21 gnd gnd ab22 gnd gnd 484-pin fbga pin number apa450 function apa600 function
proasic plus flash family fpgas v5.9 3-51 676-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . 1 2 3 5 6 7 8 9 10 11 15 14 13 12 16 17 18 19 20 21 22 23 4 24 25 26 a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af a1 ball pad corner
proasic plus flash family fpgas 3-52 v5.9 676-pin fbga pin number apa600 function apa750 function a1 gnd gnd a2 gnd gnd a3 i/o i/o a4 i/o i/o a5 i/o i/o a6 i/o i/o a7 i/o i/o a8 i/o i/o a9 i/o i/o a10 i/o i/o a11 i/o i/o a12 i/o i/o a13 i/o i/o a14 i/o i/o a15 i/o i/o a16 i/o i/o a17 i/o i/o a18 i/o i/o a19 i/o i/o a20 i/o i/o a21 i/o i/o a22 i/o i/o a23 i/o i/o a24 i/o i/o a25 gnd gnd a26 gnd gnd b1 gnd gnd b2 gnd gnd b3 gnd gnd b4 gnd gnd b5 i/o i/o b6 i/o i/o b7 i/o i/o b8 i/o i/o b9 i/o i/o b10 i/o i/o b11 i/o i/o b12 i/o i/o b13 i/o i/o b14 i/o i/o b15 i/o i/o b16 i/o i/o b17 i/o i/o b18 i/o i/o b19 i/o i/o b20 i/o i/o b21 i/o i/o b22 i/o i/o b23 i/o i/o b24 i/o i/o b25 gnd gnd b26 gnd gnd c1 gnd gnd c2 gnd gnd c3 gnd gnd c4 gnd gnd c5 i/o i/o c6 i/o i/o c7 i/o i/o c8 i/o i/o c9 i/o i/o c10 i/o i/o c11 i/o i/o c12 i/o i/o c13 i/o i/o c14 i/o i/o c15 i/o i/o c16 i/o i/o c17 i/o i/o c18 i/o i/o 676-pin fbga pin number apa600 function apa750 function c19 i/o i/o c20 i/o i/o c21 i/o i/o c22 i/o i/o c23 i/o i/o c24 i/o i/o c25 i/o i/o c26 i/o i/o d1 i/o i/o d2 i/o i/o d3 gnd gnd d4 i/o i/o d5 i/o i/o d6 i/o i/o d7 i/o i/o d8 i/o i/o d9 i/o i/o d10 i/o i/o d11 i/o i/o d12 i/o i/o d13 i/o i/o d14 i/o i/o d15 i/o i/o d16 i/o i/o d17 i/o i/o d18 i/o i/o d19 i/o i/o d20 i/o i/o d21 i/o i/o d22 i/o i/o d23 i/o i/o d24 i/o i/o d25 i/o i/o d26 i/o i/o e1 i/o i/o 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas v5.9 3-53 e2 i/o i/o e3 i/o i/o e4 i/o i/o e5 i/o i/o e6 i/o i/o e7 i/o i/o e8 i/o i/o e9 i/o i/o e10 i/o i/o e11 i/o i/o e12 i/o i/o e13 i/o i/o e14 i/o i/o e15 i/o i/o e16 i/o i/o e17 i/o i/o e18 i/o i/o e19 i/o i/o e20 i/o i/o e21 i/o i/o e22 i/o i/o e23 i/o i/o e24 i/o i/o e25 i/o i/o e26 i/o i/o f1 i/o i/o f2 i/o i/o f3 i/o i/o f4 i/o i/o f5 gnd gnd f6 i/o i/o f7 nc nc f8 i/o i/o f9 i/o i/o f10 i/o i/o 676-pin fbga pin number apa600 function apa750 function f11 i/o i/o f12 i/o i/o f13 i/o i/o f14 i/o i/o f15 i/o i/o f16 i/o i/o f17 i/o i/o f18 i/o i/o f19 i/o i/o f20 i/o i/o f21 i/o i/o f22 i/o i/o f23 i/o i/o f24 i/o i/o f25 i/o i/o f26 i/o i/o g1 i/o i/o g2 i/o i/o g3 i/o i/o g4 i/o i/o g5 i/o i/o g6 i/o i/o g7 i/o i/o g8 v dd v dd g9 nc nc g10 i/o i/o g11 nc nc g12 i/o i/o g13 nc nc g14 i/o i/o g15 nc nc g16 i/o i/o g17 nc nc g18 i/o i/o g19 v ddp v ddp 676-pin fbga pin number apa600 function apa750 function g20 nc nc g21 i/o i/o g22 i/o i/o g23 i/o i/o g24 i/o i/o g25 i/o i/o g26 i/o i/o h1 i/o i/o h2 i/o i/o h3 i/o i/o h4 i/o i/o h5 i/o i/o h6 i/o i/o h7 v ddp v ddp h8 v dd v dd h9 v ddp v ddp h10 v ddp v ddp h11 v ddp v ddp h12 v ddp v ddp h13 v ddp v ddp h14 v ddp v ddp h15 v ddp v ddp h16 v ddp v ddp h17 v ddp v ddp h18 v ddp v ddp h19 v dd v dd h20 v dd v dd h21 i/o i/o h22 i/o i/o h23 i/o i/o h24 i/o i/o h25 i/o i/o h26 i/o i/o j1 i/o i/o j2 i/o i/o 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas 3-54 v5.9 j3 i/o i/o j4 i/o i/o j5 i/o i/o j6 i/o i/o j7 nc nc j8 v ddp v ddp j9 v dd v dd j10 v dd v dd j11 v dd v dd j12 v dd v dd j13 v dd v dd j14 v dd v dd j15 v dd v dd j16 v dd v dd j17 v dd v dd j18 v dd v dd j19 v ddp v ddp j20 nc nc j21 i/o i/o j22 i/o i/o j23 i/o i/o j24 i/o i/o j25 i/o i/o j26 i/o i/o k1 i/o i/o k2 i/o i/o k3 i/o i/o k4 i/o i/o k5 i/o i/o k6 i/o i/o k7 i/o i/o k8 v ddp v ddp k9 v dd v dd k10 gnd gnd k11 gnd gnd 676-pin fbga pin number apa600 function apa750 function k12 gnd gnd k13 gnd gnd k14 gnd gnd k15 gnd gnd k16 gnd gnd k17 gnd gnd k18 v dd v dd k19 v ddp v ddp k20 i/o i/o k21 i/o i/o k22 i/o i/o k23 i/o i/o k24 i/o i/o k25 i/o i/o k26 i/o i/o l1 i/o i/o l2 i/o i/o l3 i/o i/o l4 i/o i/o l5 i/o i/o l6 i/o i/o l7 nc nc l8 v ddp v ddp l9 v dd v dd l10 gnd gnd l11 gnd gnd l12 gnd gnd l13 gnd gnd l14 gnd gnd l15 gnd gnd l16 gnd gnd l17 gnd gnd l18 v dd v dd l19 v ddp v ddp l20 nc nc 676-pin fbga pin number apa600 function apa750 function l21 i/o i/o l22 i/o i/o l23 i/o i/o l24 i/o i/o l25 i/o i/o l26 i/o i/o m1 i/o i/o m2 i/o i/o m3 i/o i/o m4 i/o i/o m5 i/o i/o m6 i/o i/o m7 i/o i/o m8 v ddp v ddp m9 v dd v dd m10 gnd gnd m11 gnd gnd m12 gnd gnd m13 gnd gnd m14 gnd gnd m15 gnd gnd m16 gnd gnd m17 gnd gnd m18 v dd v dd m19 v ddp v ddp m20 i/o i/o m21 i/o i/o m22 i/o i/o m23 i/o i/o m24 i/o i/o m25 i/o i/o m26 i/o i/o n1 i/o / gl1 i/o / gl1 n2 agnd agnd n3 i/o / glmx1 i/o / glmx1 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas v5.9 3-55 n4 i/o i/o n5 npecl1 npecl1 n6 i/o i/o n7 nc nc n8 v ddp v ddp n9 v dd v dd n10 gnd gnd n11 gnd gnd n12 gnd gnd n13 gnd gnd n14 gnd gnd n15 gnd gnd n16 gnd gnd n17 gnd gnd n18 v dd v dd n19 v ddp v ddp n20 nc nc n21 i/o i/o n22 i/o / gl3 i/o / gl3 n23 i/o i/o n24 npecl2 npecl2 n25 i/o / gl4 i/o / gl4 n26 i/o i/o p1 i/o / gl2 i/o / gl2 p2 avdd avdd p3 i/o i/o p4 i/o i/o p5 ppecl1 / input ppecl1 / input p6 i/o i/o p7 i/o i/o p8 v ddp v ddp p9 v dd v dd p10 gnd gnd p11 gnd gnd 676-pin fbga pin number apa600 function apa750 function p12 gnd gnd p13 gnd gnd p14 gnd gnd p15 gnd gnd p16 gnd gnd p17 gnd gnd p18 v dd v dd p19 v ddp v ddp p20 i/o i/o p21 i/o i/o p22 i/o / glmx2 i/o / glmx2 p23 i/o i/o p24 ppecl2 / input ppecl2 / input p25 avdd avdd p26 agnd agnd r1 i/o i/o r2 i/o i/o r3 i/o i/o r4 i/o i/o r5 i/o i/o r6 i/o i/o r7 nc nc r8 v ddp v ddp r9 v dd v dd r10 gnd gnd r11 gnd gnd r12 gnd gnd r13 gnd gnd r14 gnd gnd r15 gnd gnd r16 gnd gnd r17 gnd gnd r18 v dd v dd r19 v ddp v ddp 676-pin fbga pin number apa600 function apa750 function r20 nc nc r21 i/o i/o r22 i/o i/o r23 i/o i/o r24 i/o i/o r25 i/o i/o r26 i/o i/o t1 i/o i/o t2 i/o i/o t3 i/o i/o t4 i/o i/o t5 i/o i/o t6 i/o i/o t7 i/o i/o t8 v ddp v ddp t9 v dd v dd t10 gnd gnd t11 gnd gnd t12 gnd gnd t13 gnd gnd t14 gnd gnd t15 gnd gnd t16 gnd gnd t17 gnd gnd t18 v dd v dd t19 v ddp v ddp t20 i/o i/o t21 i/o i/o t22 i/o i/o t23 i/o i/o t24 i/o i/o t25 i/o i/o t26 i/o i/o u1 i/o i/o u2 i/o i/o 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas 3-56 v5.9 u3 i/o i/o u4 i/o i/o u5 i/o i/o u6 i/o i/o u7 nc nc u8 v ddp v ddp u9 v dd v dd u10 gnd gnd u11 gnd gnd u12 gnd gnd u13 gnd gnd u14 gnd gnd u15 gnd gnd u16 gnd gnd u17 gnd gnd u18 v dd v dd u19 v ddp v ddp u20 nc nc u21 i/o i/o u22 i/o i/o u23 i/o i/o u24 i/o i/o u25 i/o i/o u26 i/o i/o v1 i/o i/o v2 i/o i/o v3 i/o i/o v4 i/o i/o v5 i/o i/o v6 i/o i/o v7 i/o i/o v8 v ddp v ddp v9 v dd v dd v10 v dd v dd v11 v dd v dd 676-pin fbga pin number apa600 function apa750 function v12 v dd v dd v13 v dd v dd v14 v dd v dd v15 v dd v dd v16 v dd v dd v17 v dd v dd v18 v dd v dd v19 v ddp v ddp v20 i/o i/o v21 i/o i/o v22 i/o i/o v23 i/o i/o v24 i/o i/o v25 i/o i/o v26 i/o i/o w1 i/o i/o w2 i/o i/o w3 i/o i/o w4 i/o i/o w5 i/o i/o w6 i/o i/o w7 v dd v dd w8 v dd v dd w9 v ddp v ddp w10 v ddp v ddp w11 v ddp v ddp w12 v ddp v ddp w13 v ddp v ddp w14 v ddp v ddp w15 v ddp v ddp w16 v ddp v ddp w17 v ddp v ddp w18 v ddp v ddp w19 v dd v dd w20 v ddp v ddp 676-pin fbga pin number apa600 function apa750 function w21 i/o i/o w22 i/o i/o w23 i/o i/o w24 i/o i/o w25 i/o i/o w26 i/o i/o y1 i/o i/o y2 i/o i/o y3 i/o i/o y4 i/o i/o y5 i/o i/o y6 i/o i/o y7 i/o i/o y8 v ddp v ddp y9 nc nc y10 i/o i/o y11 nc nc y12 i/o i/o y13 nc nc y14 i/o i/o y15 nc nc y16 i/o i/o y17 nc nc y18 i/o i/o y19 v dd v dd y20 v pp v pp y21 i/o i/o y22 i/o i/o y23 i/o i/o y24 i/o i/o y25 i/o i/o y26 i/o i/o aa1 i/o i/o aa2 i/o i/o aa3 i/o i/o 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas v5.9 3-57 aa4 i/o i/o aa5 i/o i/o aa6 gnd gnd aa7 i/o i/o aa8 i/o i/o aa9 i/o i/o aa10 i/o i/o aa11 i/o i/o aa12 i/o i/o aa13 i/o i/o aa14 i/o i/o aa15 i/o i/o aa16 i/o i/o aa17 i/o i/o aa18 i/o i/o aa19 i/o i/o aa20 i/o i/o aa21 tdo tdo aa22 gnd gnd aa23 gnd gnd aa24 i/o i/o aa25 i/o i/o aa26 i/o i/o ab1 i/o i/o ab2 i/o i/o ab3 i/o i/o ab4 i/o i/o ab5 i/o i/o ab6 gnd gnd ab7 gnd gnd ab8 i/o i/o ab9 i/o i/o ab10 i/o i/o ab11 i/o i/o ab12 i/o i/o 676-pin fbga pin number apa600 function apa750 function ab13 i/o i/o ab14 i/o i/o ab15 i/o i/o ab16 i/o i/o ab17 i/o i/o ab18 i/o i/o ab19 i/o i/o ab20 i/o i/o ab21 tck tck ab22 trst trst ab23 i/o i/o ab24 i/o i/o ab25 i/o i/o ab26 i/o i/o ac1 i/o i/o ac2 i/o i/o ac3 i/o i/o ac4 i/o i/o ac5 gnd gnd ac6 i/o i/o ac7 i/o i/o ac8 i/o i/o ac9 gnd gnd ac10 i/o i/o ac11 i/o i/o ac12 i/o i/o ac13 i/o i/o ac14 i/o i/o ac15 i/o i/o ac16 i/o i/o ac17 i/o i/o ac18 i/o i/o ac19 i/o i/o ac20 i/o i/o ac21 i/o i/o 676-pin fbga pin number apa600 function apa750 function ac22 tms tms ac23 rck rck ac24 i/o i/o ac25 i/o i/o ac26 i/o i/o ad1 i/o i/o ad2 i/o i/o ad3 i/o i/o ad4 i/o i/o ad5 i/o i/o ad6 i/o i/o ad7 i/o i/o ad8 i/o i/o ad9 i/o i/o ad10 i/o i/o ad11 i/o i/o ad12 i/o i/o ad13 i/o i/o ad14 i/o i/o ad15 i/o i/o ad16 i/o i/o ad17 i/o i/o ad18 i/o i/o ad19 i/o i/o ad20 i/o i/o ad21 i/o i/o ad22 i/o i/o ad23 tdi tdi ad24 v pn v pn ad25 i/o i/o ad26 i/o i/o ae1 gnd gnd ae2 gnd gnd ae3 gnd gnd ae4 i/o i/o 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas 3-58 v5.9 ae5 i/o i/o ae6 i/o i/o ae7 i/o i/o ae8 i/o i/o ae9 i/o i/o ae10 i/o i/o ae11 i/o i/o ae12 i/o i/o ae13 i/o i/o ae14 i/o i/o ae15 i/o i/o ae16 i/o i/o ae17 i/o i/o ae18 i/o i/o ae19 i/o i/o ae20 i/o i/o ae21 i/o i/o ae22 i/o i/o ae23 i/o i/o ae24 i/o i/o ae25 gnd gnd ae26 gnd gnd af1 gnd gnd af2 gnd gnd af3 gnd gnd af4 gnd gnd af5 i/o i/o af6 i/o i/o af7 i/o i/o af8 i/o i/o af9 i/o i/o af10 i/o i/o af11 i/o i/o af12 i/o i/o af13 i/o i/o 676-pin fbga pin number apa600 function apa750 function af14 i/o i/o af15 i/o i/o af16 i/o i/o af17 i/o i/o af18 i/o i/o af19 i/o i/o af20 i/o i/o af21 i/o i/o af22 i/o i/o af23 i/o i/o af24 i/o i/o af25 gnd gnd af26 gnd gnd 676-pin fbga pin number apa600 function apa750 function
proasic plus flash family fpgas v5.9 3-59 896-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af ag ah aj ak 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 a1 ball pad corner
proasic plus flash family fpgas 3-60 v5.9 896-pin fbga pin number apa750 function apa1000 function a2 gnd gnd a3 gnd gnd a4 i/o i/o a5 gnd gnd a6 i/o i/o a7 gnd gnd a8 i/o i/o a9 i/o i/o a10 i/o i/o a11 i/o i/o a12 i/o i/o a13 i/o i/o a14 i/o i/o a15 i/o i/o a16 i/o i/o a17 i/o i/o a18 i/o i/o a19 i/o i/o a20 i/o i/o a21 i/o i/o a22 i/o i/o a23 i/o i/o a24 gnd gnd a25 i/o i/o a26 gnd gnd a27 i/o i/o a28 gnd gnd a29 gnd gnd b1 gnd gnd b2 gnd gnd b3 i/o i/o b4 v dd v dd b5 i/o i/o b6 v dd v dd b7 i/o i/o b8 i/o i/o b9 i/o i/o b10 i/o i/o b11 i/o i/o b12 i/o i/o b13 i/o i/o b14 i/o i/o b15 i/o i/o b16 i/o i/o b17 i/o i/o b18 i/o i/o b19 i/o i/o b20 i/o i/o b21 i/o i/o b22 i/o i/o b23 i/o i/o b24 i/o i/o b25 v dd v dd b26 i/o i/o b27 v dd v dd b28 i/o i/o b29 gnd gnd b30 gnd gnd c1 gnd gnd c2 i/o i/o c3 v dd v dd c4 i/o i/o c5 v ddp v ddp c6 i/o i/o c7 i/o i/o c8 i/o i/o c9 i/o i/o c10 i/o i/o 896-pin fbga pin number apa750 function apa1000 function c11 i/o i/o c12 i/o i/o c13 i/o i/o c14 i/o i/o c15 i/o i/o c16 i/o i/o c17 i/o i/o c18 i/o i/o c19 i/o i/o c20 i/o i/o c21 i/o i/o c22 i/o i/o c23 i/o i/o c24 i/o i/o c25 i/o i/o c26 v ddp v ddp c27 i/o i/o c28 v dd v dd c29 nc i/o c30 gnd gnd d1 i/o i/o d2 v dd v dd d3 i/o i/o d4 gnd gnd d5 i/o i/o d6 i/o i/o d7 i/o i/o d8 i/o i/o d9 i/o i/o d10 i/o i/o d11 i/o i/o d12 i/o i/o d13 i/o i/o d14 i/o i/o 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-61 d15 i/o i/o d16 i/o i/o d17 i/o i/o d18 i/o i/o d19 i/o i/o d20 i/o i/o d21 i/o i/o d22 i/o i/o d23 i/o i/o d24 i/o i/o d25 i/o i/o d26 i/o i/o d27 gnd gnd d28 i/o i/o d29 v dd v dd d30 i/o i/o e1 gnd gnd e2 i/o i/o e3 v ddp v ddp e4 i/o i/o e5 v dd v dd e6 i/o i/o e7 v ddp v ddp e8 i/o i/o e9 i/o i/o e10 i/o i/o e11 i/o i/o e12 i/o i/o e13 i/o i/o e14 i/o i/o e15 i/o i/o e16 i/o i/o e17 i/o i/o e18 i/o i/o 896-pin fbga pin number apa750 function apa1000 function e19 i/o i/o e20 i/o i/o e21 i/o i/o e22 i/o i/o e23 i/o i/o e24 v ddp v ddp e25 i/o i/o e26 v dd v dd e27 i/o i/o e28 v ddp v ddp e29 i/o i/o e30 gnd gnd f1 i/o i/o f2 v dd v dd f3 i/o i/o f4 i/o i/o f5 i/o i/o f6 gnd gnd f7 i/o i/o f8 i/o i/o f9 i/o i/o f10 i/o i/o f11 i/o i/o f12 i/o i/o f13 i/o i/o f14 i/o i/o f15 i/o i/o f16 i/o i/o f17 i/o i/o f18 i/o i/o f19 i/o i/o f20 i/o i/o f21 i/o i/o f22 i/o i/o 896-pin fbga pin number apa750 function apa1000 function f23 i/o i/o f24 i/o i/o f25 gnd gnd f26 i/o i/o f27 i/o i/o f28 i/o i/o f29 v dd v dd f30 i/o i/o g1 gnd gnd g2 i/o i/o g3 i/o i/o g4 i/o i/o g5 v ddp v ddp g6 i/o i/o g7 v dd v dd g8 i/o i/o g9 v ddp v ddp g10 i/o i/o g11 i/o i/o g12 i/o i/o g13 i/o i/o g14 i/o i/o g15 i/o i/o g16 i/o i/o g17 i/o i/o g18 i/o i/o g19 i/o i/o g20 i/o i/o g21 i/o i/o g22 v ddp v ddp g23 i/o i/o g24 v dd v dd g25 i/o i/o g26 v ddp v ddp 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas 3-62 v5.9 g27 i/o i/o g28 i/o i/o g29 i/o i/o g30 gnd gnd h1 i/o i/o h2 i/o i/o h3 i/o i/o h4 i/o i/o h5 i/o i/o h6 i/o i/o h7 i/o i/o h8 gnd gnd h9 nc i/o h10 nc i/o h11 nc i/o h12 nc i/o h13 nc i/o h14 nc i/o h15 nc i/o h16 nc i/o h17 nc i/o h18 nc i/o h19 nc i/o h20 nc i/o h21 nc i/o h22 nc i/o h23 gnd gnd h24 i/o i/o h25 i/o i/o h26 i/o i/o h27 i/o i/o h28 i/o i/o h29 i/o i/o h30 i/o i/o 896-pin fbga pin number apa750 function apa1000 function j1 i/o i/o j2 i/o i/o j3 i/o i/o j4 i/o i/o j5 i/o i/o j6 i/o i/o j7 v ddp v ddp j8 i/o i/o j9 v dd v dd j10 nc i/o j11 nc i/o j12 nc i/o j13 nc i/o j14 nc i/o j15 nc i/o j16 nc i/o j17 nc i/o j18 nc i/o j19 nc i/o j20 nc i/o j21 nc i/o j22 v dd v dd j23 i/o i/o j24 v ddp v ddp j25 i/o i/o j26 i/o i/o j27 i/o i/o j28 i/o i/o j29 i/o i/o j30 i/o i/o k1 i/o i/o k2 i/o i/o k3 i/o i/o k4 i/o i/o 896-pin fbga pin number apa750 function apa1000 function k5 i/o i/o k6 i/o i/o k7 i/o i/o k8 i/o i/o k9 nc i/o k10 v dd v dd k11 nc i/o k12 v ddp v ddp k13 v ddp v ddp k14 v ddp v ddp k15 v ddp v ddp k16 v ddp v ddp k17 v ddp v ddp k18 v ddp v ddp k19 v ddp v ddp k20 nc i/o k21 v dd v dd k22 nc i/o k23 i/o i/o k24 i/o i/o k25 i/o i/o k26 i/o i/o k27 i/o i/o k28 i/o i/o k29 i/o i/o k30 i/o i/o l1 i/o i/o l2 i/o i/o l3 i/o i/o l4 i/o i/o l5 i/o i/o l6 i/o i/o l7 i/o i/o l8 i/o i/o 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-63 l9 nc i/o l10 nc i/o l11 v dd v dd l12 v dd v dd l13 v dd v dd l14 v dd v dd l15 v dd v dd l16 v dd v dd l17 v dd v dd l18 v dd v dd l19 v dd v dd l20 v dd v dd l21 nc i/o l22 nc i/o l23 i/o i/o l24 i/o i/o l25 i/o i/o l26 i/o i/o l27 i/o i/o l28 i/o i/o l29 i/o i/o l30 i/o i/o m1 i/o i/o m2 i/o i/o m3 i/o i/o m4 i/o i/o m5 i/o i/o m6 i/o i/o m7 i/o i/o m8 i/o i/o m9 nc i/o m10 v ddp v ddp m11 v dd v dd m12 gnd gnd 896-pin fbga pin number apa750 function apa1000 function m13 gnd gnd m14 gnd gnd m15 gnd gnd m16 gnd gnd m17 gnd gnd m18 gnd gnd m19 gnd gnd m20 v dd v dd m21 v ddp v ddp m22 nc i/o m23 i/o i/o m24 i/o i/o m25 i/o i/o m26 i/o i/o m27 i/o i/o m28 i/o i/o m29 i/o i/o m30 i/o i/o n1 i/o i/o n2 i/o i/o n3 i/o i/o n4 i/o i/o n5 i/o i/o n6 i/o i/o n7 i/o i/o n8 i/o i/o n9 nc i/o n10 v ddp v ddp n11 v dd v dd n12 gnd gnd n13 gnd gnd n14 gnd gnd n15 gnd gnd n16 gnd gnd 896-pin fbga pin number apa750 function apa1000 function n17 gnd gnd n18 gnd gnd n19 gnd gnd n20 v dd v dd n21 v ddp v ddp n22 nc i/o n23 i/o i/o n24 i/o i/o n25 i/o i/o n26 i/o i/o n27 i/o i/o n28 i/o i/o n29 i/o i/o n30 i/o i/o p1 i/o i/o p2 i/o i/o p3 i/o i/o p4 i/o i/o p5 i/o i/o p6 i/o i/o p7 i/o i/o p8 i/o i/o p9 i/o i/o p10 v ddp v ddp p11 v dd v dd p12 gnd gnd p13 gnd gnd p14 gnd gnd p15 gnd gnd p16 gnd gnd p17 gnd gnd p18 gnd gnd p19 gnd gnd p20 v dd v dd 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas 3-64 v5.9 p21 v ddp v ddp p22 i/o i/o p23 i/o i/o p24 i/o i/o p25 i/o i/o p26 i/o i/o p27 i/o i/o p28 i/o i/o p29 i/o i/o p30 i/o i/o r1 i/o i/o r2 i/o / glmx1 i/o / glmx1 r3 agnd agnd r4 npecl1 npecl1 r5 i/o / gl1 i/o / gl1 r6 i/o i/o r7 i/o i/o r8 i/o i/o r9 nc i/o r10 v ddp v ddp r11 v dd v dd r12 gnd gnd r13 gnd gnd r14 gnd gnd r15 gnd gnd r16 gnd gnd r17 gnd gnd r18 gnd gnd r19 gnd gnd r20 v dd v dd r21 v ddp v ddp r22 i/o i/o r23 i/o i/o r24 i/o i/o 896-pin fbga pin number apa750 function apa1000 function r25 i/o i/o r26 i/o i/o r27 npecl2 npecl2 r28 agnd agnd r29 i/o / glmx2 i/o / glmx2 r30 i/o i/o t1 i/o i/o t2 avdd avdd t3 i/o / gl2 i/o / gl2 t4 ppecl1 / input ppecl1 / input t5 i/o i/o t6 i/o i/o t7 i/o i/o t8 i/o i/o t9 i/o i/o t10 v ddp v ddp t11 v dd v dd t12 gnd gnd t13 gnd gnd t14 gnd gnd t15 gnd gnd t16 gnd gnd t17 gnd gnd t18 gnd gnd t19 gnd gnd t20 v dd v dd t21 v ddp v ddp t22 i/o i/o t23 i/o i/o t24 i/o i/o t25 i/o i/o t26 ppecl2 / input ppecl2 / input t27 i/o / gl4 i/o / gl4 t28 i/o / gl3 i/o / gl3 896-pin fbga pin number apa750 function apa1000 function t29 avdd avdd t30 i/o i/o u1 i/o i/o u2 i/o i/o u3 i/o i/o u4 i/o i/o u5 i/o i/o u6 i/o i/o u7 i/o i/o u8 i/o i/o u9 nc i/o u10 v ddp v ddp u11 v dd v dd u12 gnd gnd u13 gnd gnd u14 gnd gnd u15 gnd gnd u16 gnd gnd u17 gnd gnd u18 gnd gnd u19 gnd gnd u20 v dd v dd u21 v ddp v ddp u22 nc i/o u23 i/o i/o u24 i/o i/o u25 i/o i/o u26 i/o i/o u27 i/o i/o u28 i/o i/o u29 i/o i/o u30 i/o i/o v1 i/o i/o v2 i/o i/o 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-65 v3 i/o i/o v4 i/o i/o v5 i/o i/o v6 i/o i/o v7 i/o i/o v8 i/o i/o v9 nc i/o v10 v ddp v ddp v11 v dd v dd v12 gnd gnd v13 gnd gnd v14 gnd gnd v15 gnd gnd v16 gnd gnd v17 gnd gnd v18 gnd gnd v19 gnd gnd v20 v dd v dd v21 v ddp v ddp v22 nc i/o v23 i/o i/o v24 i/o i/o v25 i/o i/o v26 i/o i/o v27 i/o i/o v28 i/o i/o v29 i/o i/o v30 i/o i/o w1 i/o i/o w2 i/o i/o w3 i/o i/o w4 i/o i/o w5 i/o i/o w6 i/o i/o 896-pin fbga pin number apa750 function apa1000 function w7 i/o i/o w8 i/o i/o w9 nc i/o w10 v ddp v ddp w11 v dd v dd w12 gnd gnd w13 gnd gnd w14 gnd gnd w15 gnd gnd w16 gnd gnd w17 gnd gnd w18 gnd gnd w19 gnd gnd w20 v dd v dd w21 v ddp v ddp w22 nc i/o w23 i/o i/o w24 i/o i/o w25 i/o i/o w26 i/o i/o w27 i/o i/o w28 i/o i/o w29 i/o i/o w30 i/o i/o y1 i/o i/o y2 i/o i/o y3 i/o i/o y4 i/o i/o y5 i/o i/o y6 i/o i/o y7 i/o i/o y8 i/o i/o y9 nc i/o y10 nc i/o 896-pin fbga pin number apa750 function apa1000 function y11 v dd v dd y12 v dd v dd y13 v dd v dd y14 v dd v dd y15 v dd v dd y16 v dd v dd y17 v dd v dd y18 v dd v dd y19 v dd v dd y20 v dd v dd y21 nc i/o y22 nc i/o y23 i/o i/o y24 i/o i/o y25 i/o i/o y26 i/o i/o y27 i/o i/o y28 i/o i/o y29 i/o i/o y30 i/o i/o aa1 i/o i/o aa2 i/o i/o aa3 i/o i/o aa4 i/o i/o aa5 i/o i/o aa6 i/o i/o aa7 i/o i/o aa8 i/o i/o aa9 nc i/o aa10 v dd v dd aa11 nc i/o aa12 v ddp v ddp aa13 v ddp v ddp aa14 v ddp v ddp 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas 3-66 v5.9 aa15 v ddp v ddp aa16 v ddp v ddp aa17 v ddp v ddp aa18 v ddp v ddp aa19 v ddp v ddp aa20 nc i/o aa21 v dd v dd aa22 nc i/o aa23 i/o i/o aa24 i/o i/o aa25 i/o i/o aa26 i/o i/o aa27 i/o i/o aa28 i/o i/o aa29 i/o i/o aa30 i/o i/o ab1 i/o i/o ab2 i/o i/o ab3 i/o i/o ab4 i/o i/o ab5 i/o i/o ab6 i/o i/o ab7 v ddp v ddp ab8 i/o i/o ab9 v dd v dd ab10 nc i/o ab11 nc i/o ab12 nc i/o ab13 nc i/o ab14 nc i/o ab15 nc i/o ab16 nc i/o ab17 nc i/o ab18 nc i/o 896-pin fbga pin number apa750 function apa1000 function ab19 nc i/o ab20 nc i/o ab21 nc i/o ab22 v dd v dd ab23 i/o i/o ab24 v ddp v ddp ab25 i/o i/o ab26 i/o i/o ab27 i/o i/o ab28 i/o i/o ab29 i/o i/o ab30 i/o i/o ac1 i/o i/o ac2 i/o i/o ac3 i/o i/o ac4 i/o i/o ac5 i/o i/o ac6 i/o i/o ac7 i/o i/o ac8 gnd gnd ac9 nc i/o ac10 nc i/o ac11 nc i/o ac12 nc i/o ac13 nc i/o ac14 nc i/o ac15 nc i/o ac16 nc i/o ac17 nc i/o ac18 nc i/o ac19 nc i/o ac20 nc i/o ac21 nc i/o ac22 nc i/o 896-pin fbga pin number apa750 function apa1000 function ac23 gnd gnd ac24 i/o i/o ac25 i/o i/o ac26 i/o i/o ac27 i/o i/o ac28 i/o i/o ac29 i/o i/o ac30 i/o i/o ad1 gnd gnd ad2 i/o i/o ad3 i/o i/o ad4 i/o i/o ad5 v ddp v ddp ad6 i/o i/o ad7 v dd v dd ad8 i/o i/o ad9 v ddp v ddp ad10 i/o i/o ad11 i/o i/o ad12 i/o i/o ad13 i/o i/o ad14 i/o i/o ad15 i/o i/o ad16 i/o i/o ad17 i/o i/o ad18 i/o i/o ad19 i/o i/o ad20 i/o i/o ad21 i/o i/o ad22 v ddp v ddp ad23 tck tck ad24 v dd v dd ad25 trst trst ad26 v ddp v ddp 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-67 ad27 i/o i/o ad28 i/o i/o ad29 i/o i/o ad30 gnd gnd ae1 i/o i/o ae2 v dd v dd ae3 i/o i/o ae4 i/o i/o ae5 i/o i/o ae6 gnd gnd ae7 i/o i/o ae8 i/o i/o ae9 i/o i/o ae10 i/o i/o ae11 i/o i/o ae12 i/o i/o ae13 i/o i/o ae14 i/o i/o ae15 i/o i/o ae16 i/o i/o ae17 i/o i/o ae18 i/o i/o ae19 i/o i/o ae20 i/o i/o ae21 i/o i/o ae22 i/o i/o ae23 i/o i/o ae24 i/o i/o ae25 gnd gnd ae26 i/o i/o ae27 i/o i/o ae28 i/o i/o ae29 v dd v dd ae30 i/o i/o 896-pin fbga pin number apa750 function apa1000 function af1 gnd gnd af2 i/o i/o af3 v ddp v ddp af4 i/o i/o af5 v dd v dd af6 i/o i/o af7 v ddp v ddp af8 i/o i/o af9 i/o i/o af10 i/o i/o af11 i/o i/o af12 i/o i/o af13 i/o i/o af14 i/o i/o af15 i/o i/o af16 i/o i/o af17 i/o i/o af18 i/o i/o af19 i/o i/o af20 i/o i/o af21 i/o i/o af22 i/o i/o af23 i/o i/o af24 v ddp v ddp af25 i/o i/o af26 v dd v dd af27 tdo tdo af28 v ddp v ddp af29 v pn v pn af30 gnd gnd ag1 i/o i/o ag2 v dd v dd ag3 i/o i/o ag4 gnd gnd 896-pin fbga pin number apa750 function apa1000 function ag5 i/o i/o ag6 i/o i/o ag7 i/o i/o ag8 i/o i/o ag9 i/o i/o ag10 i/o i/o ag11 i/o i/o ag12 i/o i/o ag13 i/o i/o ag14 i/o i/o ag15 i/o i/o ag16 i/o i/o ag17 i/o i/o ag18 i/o i/o ag19 i/o i/o ag20 i/o i/o ag21 i/o i/o ag22 i/o i/o ag23 i/o i/o ag24 i/o i/o ag25 i/o i/o ag26 i/o i/o ag27 gnd gnd ag28 rck rck ag29 v dd v dd ag30 i/o i/o ah1 gnd gnd ah2 i/o i/o ah3 v dd v dd ah4 i/o i/o ah5 v ddp v ddp ah6 i/o i/o ah7 i/o i/o ah8 i/o i/o 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas 3-68 v5.9 ah9 i/o i/o ah10 i/o i/o ah11 i/o i/o ah12 i/o i/o ah13 i/o i/o ah14 i/o i/o ah15 i/o i/o ah16 i/o i/o ah17 i/o i/o ah18 i/o i/o ah19 i/o i/o ah20 i/o i/o ah21 i/o i/o ah22 i/o i/o ah23 i/o i/o ah24 i/o i/o ah25 i/o i/o ah26 v ddp v ddp ah27 tdi tdi ah28 v dd v dd ah29 v pp v pp ah30 gnd gnd aj1 gnd gnd aj2 gnd gnd aj3 i/o i/o aj4 v dd v dd aj5 i/o i/o aj6 v dd v dd aj7 i/o i/o aj8 i/o i/o aj9 i/o i/o aj10 i/o i/o aj11 i/o i/o aj12 i/o i/o 896-pin fbga pin number apa750 function apa1000 function aj13 i/o i/o aj14 i/o i/o aj15 i/o i/o aj16 i/o i/o aj17 i/o i/o aj18 i/o i/o aj19 i/o i/o aj20 i/o i/o aj21 i/o i/o aj22 i/o i/o aj23 i/o i/o aj24 i/o i/o aj25 v dd v dd aj26 i/o i/o aj27 v dd v dd aj28 tms tms aj29 gnd gnd aj30 gnd gnd ak2 gnd gnd ak3 gnd gnd ak4 i/o i/o ak5 gnd gnd ak6 i/o i/o ak7 gnd gnd ak8 i/o i/o ak9 i/o i/o ak10 i/o i/o ak11 i/o i/o ak12 i/o i/o ak13 i/o i/o ak14 i/o i/o ak15 i/o i/o ak16 i/o i/o ak17 i/o i/o 896-pin fbga pin number apa750 function apa1000 function ak18 i/o i/o ak19 i/o i/o ak20 i/o i/o ak21 i/o i/o ak22 i/o i/o ak23 i/o i/o ak24 gnd gnd ak25 i/o i/o ak26 gnd gnd ak27 i/o i/o ak28 gnd gnd ak29 gnd gnd 896-pin fbga pin number apa750 function apa1000 function
proasic plus flash family fpgas v5.9 3-69 1152-pin fbga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . a b c d e f g h j k l m n p r t u v w y aa ab ac ad ae af ag ag ah aj ak 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 23 24 25 26 27 28 29 30 31 32 33 34 al am an 22 ap a1 ball pad corner
proasic plus flash family fpgas 3-70 v5.9 1152-pin fbga pin number apa1000 function a2 nc a3 gnd a4 gnd a5 gnd a6 i/o a7 v dd a8 v dd a9 v dd a10 v dd a11 i/o a12 gnd a13 i/o a14 v ddp a15 v ddp a16 i/o a17 gnd a18 gnd a19 i/o a20 v ddp a21 v ddp a22 i/o a23 gnd a24 i/o a25 v dd a26 v dd a27 v dd a28 v dd a29 i/o a30 gnd a31 gnd a32 gnd a33 nc b1 nc b2 nc b3 gnd b4 gnd b5 gnd b6 nc b7 i/o b8 nc b9 i/o b10 nc b11 i/o b12 gnd b13 i/o b14 v ddp b15 v ddp b16 i/o b17 gnd b18 gnd b19 i/o b20 v ddp b21 v ddp b22 i/o b23 gnd b24 i/o b25 nc b26 i/o b27 nc b28 i/o b29 nc b30 gnd b31 gnd b32 gnd b33 nc b34 nc c1 gnd c2 gnd c3 nc c4 gnd c5 gnd c6 i/o c7 gnd c8 i/o 1152-pin fbga pin number apa1000 function c9 gnd c10 i/o c11 i/o c12 i/o c13 i/o c14 i/o c15 i/o c16 i/o c17 i/o c18 i/o c19 i/o c20 i/o c21 i/o c22 i/o c23 i/o c24 i/o c25 i/o c26 gnd c27 i/o c28 gnd c29 i/o c30 gnd c31 gnd c32 nc c33 gnd c34 gnd d1 gnd d2 gnd d3 gnd d4 gnd d5 i/o d6 v dd d7 i/o d8 v dd d9 i/o d10 i/o d11 i/o 1152-pin fbga pin number apa1000 function d12 i/o d13 i/o d14 i/o d15 i/o d16 i/o d17 i/o d18 i/o d19 i/o d20 i/o d21 i/o d22 i/o d23 i/o d24 i/o d25 i/o d26 i/o d27 v dd d28 i/o d29 v dd d30 i/o d31 gnd d32 gnd d33 gnd d34 gnd e1 gnd e2 gnd e3 gnd e4 i/o e5 v dd e6 i/o e7 v ddp e8 i/o e9 i/o e10 i/o e11 i/o e12 i/o e13 i/o e14 i/o 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas v5.9 3-71 e15 i/o e16 i/o e17 i/o e18 i/o e19 i/o e20 i/o e21 i/o e22 i/o e23 i/o e24 i/o e25 i/o e26 i/o e27 i/o e28 v ddp e29 i/o e30 v dd e31 i/o e32 gnd e33 gnd e34 gnd f1 i/o f2 nc f3 i/o f4 v dd f5 i/o f6 gnd f7 i/o f8 i/o f9 i/o f10 i/o f11 i/o f12 i/o f13 i/o f14 i/o f15 i/o f16 i/o f17 i/o 1152-pin fbga pin number apa1000 function f18 i/o f19 i/o f20 i/o f21 i/o f22 i/o f23 i/o f24 i/o f25 i/o f26 i/o f27 i/o f28 i/o f29 gnd f30 i/o f31 v dd f32 i/o f33 nc f34 nc g1 v dd g2 i/o g3 gnd g4 i/o g5 v ddp g6 i/o g7 v dd g8 i/o g9 v ddp g10 i/o g11 i/o g12 i/o g13 i/o g14 i/o g15 i/o g16 i/o g17 i/o g18 i/o g19 i/o g20 i/o 1152-pin fbga pin number apa1000 function g21 i/o g22 i/o g23 i/o g24 i/o g25 i/o g26 v ddp g27 i/o g28 v dd g29 i/o g30 v ddp g31 i/o g32 gnd g33 i/o g34 v dd h1 v dd h2 nc h3 i/o h4 v dd h5 i/o h6 i/o h7 i/o h8 gnd h9 i/o h10 i/o h11 i/o h12 i/o h13 i/o h14 i/o h15 i/o h16 i/o h17 i/o h18 i/o h19 i/o h20 i/o h21 i/o h22 i/o h23 i/o 1152-pin fbga pin number apa1000 function h24 i/o h25 i/o h26 i/o h27 gnd h28 i/o h29 i/o h30 i/o h31 v dd h32 i/o h33 nc h34 v dd j1 v dd j2 i/o j3 gnd j4 i/o j5 i/o j6 i/o j7 v ddp j8 i/o j9 v dd j10 i/o j11 v ddp j12 i/o j13 i/o j14 i/o j15 i/o j16 i/o j17 i/o j18 i/o j19 i/o j20 i/o j21 i/o j22 i/o j23 i/o j24 v ddp j25 i/o j26 v dd 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas 3-72 v5.9 j27 i/o j28 v ddp j29 i/o j30 i/o j31 i/o j32 gnd j33 i/o j34 v dd k1 v dd k2 nc k3 i/o k4 i/o k5 i/o k6 i/o k7 i/o k8 i/o k9 i/o k10 gnd k11 i/o k12 i/o k13 i/o k14 i/o k15 i/o k16 i/o k17 i/o k18 i/o k19 i/o k20 i/o k21 i/o k22 i/o k23 i/o k24 i/o k25 gnd k26 i/o k27 i/o k28 i/o k29 i/o 1152-pin fbga pin number apa1000 function k30 i/o k31 i/o k32 i/o k33 nc k34 v dd l1 i/o l2 i/o l3 i/o l4 i/o l5 i/o l6 i/o l7 i/o l8 i/o l9 v ddp l10 i/o l11 v dd l12 i/o l13 i/o l14 i/o l15 i/o l16 i/o l17 i/o l18 i/o l19 i/o l20 i/o l21 i/o l22 i/o l23 i/o l24 v dd l25 i/o l26 v ddp l27 i/o l28 i/o l29 i/o l30 i/o l31 i/o l32 i/o 1152-pin fbga pin number apa1000 function l33 i/o l34 i/o m1 gnd m2 gnd m3 i/o m4 i/o m5 i/o m6 i/o m7 i/o m8 i/o m9 i/o m10 i/o m11 i/o m12 v dd m13 i/o m14 v ddp m15 v ddp m16 v ddp m17 v ddp m18 v ddp m19 v ddp m20 v ddp m21 v ddp m22 i/o m23 v dd m24 i/o m25 i/o m26 i/o m27 i/o m28 i/o m29 i/o m30 i/o m31 i/o m32 i/o m33 gnd m34 gnd n1 i/o 1152-pin fbga pin number apa1000 function n2 i/o n3 i/o n4 i/o n5 i/o n6 i/o n7 i/o n8 i/o n9 i/o n10 i/o n11 i/o n12 i/o n13 v dd n14 v dd n15 v dd n16 v dd n17 v dd n18 v dd n19 v dd n20 v dd n21 v dd n22 v dd n23 i/o n24 i/o n25 i/o n26 i/o n27 i/o n28 i/o n29 i/o n30 i/o n31 i/o n32 i/o n33 i/o n34 i/o p1 v ddp p2 v ddp p3 i/o p4 i/o 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas v5.9 3-73 p5 i/o p6 i/o p7 i/o p8 i/o p9 i/o p10 i/o p11 i/o p12 v ddp p13 v dd p14 gnd p15 gnd p16 gnd p17 gnd p18 gnd p19 gnd p20 gnd p21 gnd p22 v dd p23 v ddp p24 i/o p25 i/o p26 i/o p27 i/o p28 i/o p29 i/o p30 i/o p31 i/o p32 i/o p33 v ddp p34 v ddp r1 v ddp r2 v ddp r3 i/o r4 i/o r5 i/o r6 i/o r7 i/o 1152-pin fbga pin number apa1000 function r8 i/o r9 i/o r10 i/o r11 i/o r12 v ddp r13 v dd r14 gnd r15 gnd r16 gnd r17 gnd r18 gnd r19 gnd r20 gnd r21 gnd r22 v dd r23 v ddp r24 i/o r25 i/o r26 i/o r27 i/o r28 i/o r29 i/o r30 i/o r31 i/o r32 i/o r33 v ddp r34 v ddp t1 i/o t2 i/o t3 i/o t4 i/o t5 i/o t6 i/o t7 i/o t8 i/o t9 i/o t10 i/o 1152-pin fbga pin number apa1000 function t11 i/o t12 v ddp t13 v dd t14 gnd t15 gnd t16 gnd t17 gnd t18 gnd t19 gnd t20 gnd t21 gnd t22 v dd t23 v ddp t24 i/o t25 i/o t26 i/o t27 i/o t28 i/o t29 i/o t30 i/o t31 i/o t32 i/o t33 i/o t34 i/o u1 gnd u2 gnd u3 i/o u4 i/o / glmx1 u5 agnd u6 npecl1 u7 i/o / gl1 u8 i/o u9 i/o u10 i/o u11 i/o u12 v ddp u13 v dd 1152-pin fbga pin number apa1000 function u14 gnd u15 gnd u16 gnd u17 gnd u18 gnd u19 gnd u20 gnd u21 gnd u22 v dd u23 v ddp u24 i/o u25 i/o u26 i/o u27 i/o u28 i/o u29 npecl2 u30 agnd u31 i/o / glmx2 u32 i/o u33 gnd u34 gnd v1 gnd v2 gnd v3 i/o v4 avdd v5 i/o / gl2 v6 ppecl1 / input v7 i/o v8 i/o v9 i/o v10 i/o v11 i/o v12 v ddp v13 v dd v14 gnd v15 gnd 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas 3-74 v5.9 v16 gnd v17 gnd v18 gnd v19 gnd v20 gnd v21 gnd v22 v dd v23 v ddp v24 i/o v25 i/o v26 i/o v27 i/o v28 ppecl2 / input v29 i/o / gl4 v30 i/o / gl3 v31 avdd v32 i/o v33 gnd v34 gnd w1 i/o w2 i/o w3 i/o w4 i/o w5 i/o w6 i/o w7 i/o w8 i/o w9 i/o w10 i/o w11 i/o w12 v ddp w13 v dd w14 gnd w15 gnd w16 gnd w17 gnd 1152-pin fbga pin number apa1000 function w18 gnd w19 gnd w20 gnd w21 gnd w22 v dd w23 v ddp w24 i/o w25 i/o w26 i/o w27 i/o w28 i/o w29 i/o w30 i/o w31 i/o w32 i/o w33 i/o w34 i/o y1 v ddp y2 v ddp y3 i/o y4 i/o y5 i/o y6 i/o y7 i/o y8 i/o y9 i/o y10 i/o y11 i/o y12 v ddp y13 v dd y14 gnd y15 gnd y16 gnd y17 gnd y18 gnd y19 gnd y20 gnd 1152-pin fbga pin number apa1000 function y21 gnd y22 v dd y23 v ddp y24 i/o y25 i/o y26 i/o y27 i/o y28 i/o y29 i/o y30 i/o y31 i/o y32 i/o y33 v ddp y34 v ddp aa1 v ddp aa2 v ddp aa3 i/o aa4 i/o aa5 i/o aa6 i/o aa7 i/o aa8 i/o aa9 i/o aa10 i/o aa11 i/o aa12 v ddp aa13 v dd aa14 gnd aa15 gnd aa16 gnd aa17 gnd aa18 gnd aa19 gnd aa20 gnd aa21 gnd aa22 v dd aa23 v ddp 1152-pin fbga pin number apa1000 function aa24 i/o aa25 i/o aa26 i/o aa27 i/o aa28 i/o aa29 i/o aa30 i/o aa31 i/o aa32 i/o aa33 v ddp aa34 v ddp ab1 i/o ab2 i/o ab3 i/o ab4 i/o ab5 i/o ab6 i/o ab7 i/o ab8 i/o ab9 i/o ab10 i/o ab11 i/o ab12 i/o ab13 v dd ab14 v dd ab15 v dd ab16 v dd ab17 v dd ab18 v dd ab19 v dd ab20 v dd ab21 v dd ab22 v dd ab23 i/o ab24 i/o ab25 i/o ab26 i/o 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas v5.9 3-75 ab27 i/o ab28 i/o ab29 i/o ab30 i/o ab31 i/o ab32 i/o ab33 i/o ab34 i/o ac1 gnd ac2 gnd ac3 i/o ac4 i/o ac5 i/o ac6 i/o ac7 i/o ac8 i/o ac9 i/o ac10 i/o ac11 i/o ac12 v dd ac13 i/o ac14 v ddp ac15 v ddp ac16 v ddp ac17 v ddp ac18 v ddp ac19 v ddp ac20 v ddp ac21 v ddp ac22 i/o ac23 v dd ac24 i/o ac25 i/o ac26 i/o ac27 i/o ac28 i/o ac29 i/o 1152-pin fbga pin number apa1000 function ac30 i/o ac31 i/o ac32 i/o ac33 gnd ac34 gnd ad1 i/o ad2 i/o ad3 i/o ad4 i/o ad5 i/o ad6 i/o ad7 i/o ad8 i/o ad9 v ddp ad10 i/o ad11 v dd ad12 i/o ad13 i/o ad14 i/o ad15 i/o ad16 i/o ad17 i/o ad18 i/o ad19 i/o ad20 i/o ad21 i/o ad22 i/o ad23 i/o ad24 v dd ad25 i/o ad26 v ddp ad27 i/o ad28 i/o ad29 i/o ad30 i/o ad31 i/o ad32 i/o 1152-pin fbga pin number apa1000 function ad33 i/o ad34 i/o ae1 v dd ae2 nc ae3 i/o ae4 i/o ae5 i/o ae6 i/o ae7 i/o ae8 i/o ae9 i/o ae10 gnd ae11 i/o ae12 i/o ae13 i/o ae14 i/o ae15 i/o ae16 i/o ae17 i/o ae18 i/o ae19 i/o ae20 i/o ae21 i/o ae22 i/o ae23 i/o ae24 i/o ae25 gnd ae26 i/o ae27 i/o ae28 i/o ae29 i/o ae30 i/o ae31 i/o ae32 i/o ae33 nc ae34 v dd af1 v dd 1152-pin fbga pin number apa1000 function af2 i/o af3 gnd af4 i/o af5 i/o af6 i/o af7 v ddp af8 i/o af9 v dd af10 i/o af11 v ddp af12 i/o af13 i/o af14 i/o af15 i/o af16 i/o af17 i/o af18 i/o af19 i/o af20 i/o af21 i/o af22 i/o af23 i/o af24 v ddp af25 tck af26 v dd af27 trst af28 v ddp af29 i/o af30 i/o af31 i/o af32 gnd af33 i/o af34 v dd ag1 v dd ag2 nc ag3 i/o ag4 v dd 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas 3-76 v5.9 ag5 i/o ag6 i/o ag7 i/o ag8 gnd ag9 i/o ag10 i/o ag11 i/o ag12 i/o ag13 i/o ag14 i/o ag15 i/o ag16 i/o ag17 i/o ag18 i/o ag19 i/o ag20 i/o ag21 i/o ag22 i/o ag23 i/o ag24 i/o ag25 i/o ag26 i/o ag27 gnd ag28 i/o ag29 i/o ag30 i/o ag31 v dd ag32 i/o ag33 nc ag34 v dd ah1 v dd ah2 i/o ah3 gnd ah4 i/o ah5 v ddp ah6 i/o ah7 v dd 1152-pin fbga pin number apa1000 function ah8 i/o ah9 v ddp ah10 i/o ah11 i/o ah12 i/o ah13 i/o ah14 i/o ah15 i/o ah16 i/o ah17 i/o ah18 i/o ah19 i/o ah20 i/o ah21 i/o ah22 i/o ah23 i/o ah24 i/o ah25 i/o ah26 v ddp ah27 i/o ah28 v dd ah29 tdo ah30 v ddp ah31 v pn ah32 gnd ah33 i/o ah34 v dd aj1 i/o aj2 nc aj3 i/o aj4 v dd aj5 i/o aj6 gnd aj7 i/o aj8 i/o aj9 i/o aj10 i/o 1152-pin fbga pin number apa1000 function aj11 i/o aj12 i/o aj13 i/o aj14 i/o aj15 i/o aj16 i/o aj17 i/o aj18 i/o aj19 i/o aj20 i/o aj21 i/o aj22 i/o aj23 i/o aj24 i/o aj25 i/o aj26 i/o aj27 i/o aj28 i/o aj29 gnd aj30 rck aj31 v dd aj32 i/o aj33 nc aj34 nc ak1 gnd ak2 gnd ak3 gnd ak4 i/o ak5 v dd ak6 i/o ak7 v ddp ak8 i/o ak9 i/o ak10 i/o ak11 i/o ak12 i/o ak13 i/o 1152-pin fbga pin number apa1000 function ak14 i/o ak15 i/o ak16 i/o ak17 i/o ak18 i/o ak19 i/o ak20 i/o ak21 i/o ak22 i/o ak23 i/o ak24 i/o ak25 i/o ak26 i/o ak27 i/o ak28 v ddp ak29 tdi ak30 v dd ak31 v pp ak32 gnd ak33 gnd ak34 gnd al1 gnd al2 gnd al3 gnd al4 gnd al5 i/o al6 v dd al7 i/o al8 v dd al9 i/o al10 i/o al11 i/o al12 i/o al13 i/o al14 i/o al15 i/o al16 i/o 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas v5.9 3-77 al17 i/o al18 i/o al19 i/o al20 i/o al21 i/o al22 i/o al23 i/o al24 i/o al25 i/o al26 i/o al27 v dd al28 i/o al29 v dd al30 tms al31 gnd al32 gnd al33 gnd al34 gnd am1 gnd am2 gnd am3 nc am4 gnd am5 gnd am6 i/o am7 gnd am8 i/o am9 gnd am10 i/o am11 i/o am12 i/o am13 i/o am14 i/o am15 i/o am16 i/o am17 i/o am18 i/o am19 i/o 1152-pin fbga pin number apa1000 function am20 i/o am21 i/o am22 i/o am23 i/o am24 i/o am25 i/o am26 gnd am27 i/o am28 gnd am29 i/o am30 gnd am31 gnd am32 nc am33 gnd am34 gnd an1 nc an2 nc an3 gnd an4 gnd an5 gnd an6 nc an7 i/o an8 nc an9 i/o an10 nc an11 i/o an12 gnd an13 i/o an14 v ddp an15 v ddp an16 i/o an17 gnd an18 gnd an19 i/o an20 v ddp an21 v ddp an22 i/o 1152-pin fbga pin number apa1000 function an23 gnd an24 i/o an25 nc an26 i/o an27 nc an28 i/o an29 nc an30 gnd an31 gnd an32 gnd an33 nc an34 nc ap2 nc ap3 gnd ap4 gnd ap5 gnd ap6 i/o ap7 v dd ap8 v dd ap9 v dd ap10 v dd ap11 i/o ap12 gnd ap13 i/o ap14 v ddp ap15 v ddp ap16 i/o ap17 gnd ap18 gnd ap19 i/o ap20 v ddp ap21 v ddp ap22 i/o ap23 gnd ap24 i/o ap25 v dd ap26 v dd 1152-pin fbga pin number apa1000 function ap27 v dd ap28 v dd ap29 i/o ap30 gnd ap31 gnd ap32 gnd ap33 nc 1152-pin fbga pin number apa1000 function
proasic plus flash family fpgas 3-78 v5.9 624-pin ccga/lga note for package manufacturing and environmental info rmation, visit the package resource center at http://www.actel.com/products/ solutions/package/docs.aspx . side view e ae ad ac ab aa y w v u t r p n m l k j h g f e d c b a 1 234 5 67 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 25 24 e a1 corner index area a2 a1 b e1 e top view bottom view d1 d a
proasic plus flash family fpgas v5.9 3-79 624-pin ccga/lga pin number apa600 function apa1000 function a2 i/o i/o a3 i/o i/o a4 i/o i/o a5 i/o i/o a6 i/o i/o a7 i/o i/o a8 i/o i/o a9 i/o i/o a10 i/o i/o a11 i/o i/o a12 i/o i/o a13 i/o i/o a14 i/o i/o a15 i/o i/o a16 i/o i/o a17 i/o i/o a18 i/o i/o a19 i/o i/o a20 i/o i/o a21 i/o i/o a22 i/o i/o a23 i/o i/o a24 v ddp v ddp a25 gnd gnd b1 i/o i/o b2 gnd gnd b3 v ddp v ddp b4 i/o i/o b5 i/o i/o b6 i/o i/o b7 i/o i/o b8 i/o i/o b9 i/o i/o b10 i/o i/o b11 i/o i/o b12 i/o i/o b13 i/o i/o b14 i/o i/o b15 i/o i/o b16 i/o i/o b17 i/o i/o b18 i/o i/o b19 i/o i/o b20 i/o i/o b21 i/o i/o b22 i/o i/o b23 v dd v dd b24 gnd gnd b25 v ddp v ddp c1 i/o i/o c2 v ddp v ddp c3 gnd gnd c4 v dd v dd c5 i/o i/o c6 i/o i/o c7 gnd gnd c8 i/o i/o c9 i/o i/o c10 i/o i/o c11 i/o i/o c12 i/o i/o c13 i/o i/o c14 i/o i/o c15 i/o i/o c16 i/o i/o c17 i/o i/o c18 i/o i/o c19 gnd gnd c20 i/o i/o c21 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function c22 i/o i/o c23 gnd gnd c24 v dd v dd c25 i/o i/o d1 i/o i/o d2 i/o i/o d3 v dd v dd d4 gnd gnd d5 i/o i/o d6 i/o i/o d7 i/o i/o d8 i/o i/o d9 i/o i/o d10 i/o i/o d11 gnd gnd d12 i/o i/o d13 i/o i/o d14 i/o i/o d15 gnd gnd d16 i/o i/o d17 i/o i/o d18 i/o i/o d19 i/o i/o d20 i/o i/o d21 i/o i/o d22 i/o i/o d23 i/o i/o d24 i/o i/o d25 i/o i/o e1 i/o i/o e2 i/o i/o e3 i/o i/o e4 i/o i/o e5 i/o i/o e6 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas 3-80 v5.9 e7 i/o i/o e8 i/o i/o e9 i/o i/o e10 i/o i/o e11 i/o i/o e12 i/o i/o e13 i/o i/o e14 i/o i/o e15 i/o i/o e16 i/o i/o e17 i/o i/o e18 i/o i/o e19 i/o i/o e20 i/o i/o e21 i/o i/o e22 i/o i/o e23 i/o i/o e24 i/o i/o e25 i/o i/o f1 i/o i/o f2 i/o i/o f3 i/o i/o f4 i/o i/o f5 i/o i/o f6 i/o i/o f7 i/o i/o f8 gnd gnd f9 i/o i/o f10 i/o i/o f11 i/o i/o f12 i/o i/o f13 i/o i/o f14 i/o i/o f15 i/o i/o f16 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function f17 i/o i/o f18 gnd gnd f19 i/o i/o f20 i/o i/o f21 i/o i/o f22 i/o i/o f23 i/o i/o f24 i/o i/o f25 i/o i/o g1 i/o i/o g2 i/o i/o g3 i/o i/o g4 i/o i/o g5 i/o i/o g6 i/o i/o g7 i/o i/o g8 i/o i/o g9 i/o i/o g10 i/o i/o g11 i/o i/o g12 i/o i/o g13 i/o i/o g14 i/o i/o g15 i/o i/o g16 i/o i/o g17 i/o i/o g18 i/o i/o g19 i/o i/o g20 i/o i/o g21 i/o i/o g22 i/o i/o g23 i/o i/o g24 i/o i/o g25 i/o i/o h1 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function h2 i/o i/o h3 gnd gnd h4 i/o i/o h5 i/o i/o h6 i/o i/o h7 i/o i/o h8 v ddp v ddp h9 v ddp v ddp h10 v ddp v ddp h11 v ddp v ddp h12 v ddp v ddp h13 v ddp v ddp h14 v ddp v ddp h15 v ddp v ddp h16 v ddp v ddp h17 v ddp v ddp h18 v ddp v ddp h19 i/o i/o h20 i/o i/o h21 i/o i/o h22 i/o i/o h23 gnd gnd h24 i/o i/o h25 i/o i/o j1 i/o i/o j2 i/o i/o j3 i/o i/o j4 i/o i/o j5 i/o i/o j6 gnd gnd j7 i/o i/o j8 v ddp v ddp j9 gnd gnd j10 gnd gnd j11 gnd gnd 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas v5.9 3-81 j12 gnd gnd j13 gnd gnd j14 gnd gnd j15 gnd gnd j16 gnd gnd j17 gnd gnd j18 v ddp v ddp j19 i/o i/o j20 gnd gnd j21 i/o i/o j22 i/o i/o j23 i/o i/o j24 i/o i/o j25 i/o i/o k1 i/o i/o k2 i/o i/o k3 i/o i/o k4 i/o i/o k5 i/o i/o k6 i/o i/o k7 i/o i/o k8 v ddp v ddp k9 gnd gnd k10 v dd v dd k11 v dd v dd k12 v dd v dd k13 v dd v dd k14 v dd v dd k15 v dd v dd k16 v dd v dd k17 gnd gnd k18 v ddp v ddp k19 i/o i/o k20 i/o i/o k21 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function k22 i/o i/o k23 i/o i/o k24 i/o i/o k25 i/o i/o l1 i/o i/o l2 i/o i/o l3 i/o i/o l4 i/o i/o l5 i/o i/o l6 i/o i/o l7 i/o i/o l8 v ddp v ddp l9 gnd gnd l10 v dd v dd l11 gnd gnd l12 gnd gnd l13 gnd gnd l14 gnd gnd l15 gnd gnd l16 v dd v dd l17 gnd gnd l18 v ddp v ddp l19 i/o i/o l20 i/o i/o l21 i/o i/o l22 i/o i/o l23 i/o i/o l24 i/o i/o l25 i/o i/o m1 i/o i/o m2 i/o i/o m3 i/o i/o m4 agnd agnd m5 npecl1 npecl1 m6 i/o / gl2 i/o / gl2 624-pin ccga/lga pin number apa600 function apa1000 function m7 i/o / glmx1 i/o / glmx1 m8 v ddp v ddp m9 gnd gnd m10 v dd v dd m11 gnd gnd m12 gnd gnd m13 gnd gnd m14 gnd gnd m15 gnd gnd m16 v dd v dd m17 gnd gnd m18 v ddp v ddp m19 i/o / glmx2 i/o / glmx2 m20 i/o / gl4 i/o / gl4 m21 npecl2 npecl2 m22 agnd agnd m23 i/o i/o m24 i/o i/o m25 i/o i/o n1 i/o i/o n2 i/o i/o n3 i/o i/o n4 avdd avdd n5 ppecl1 / input ppecl1 / input n6 i/o / gl1 i/o / gl1 n7 i/o i/o n8 v ddp v ddp n9 gnd gnd n10 v dd v dd n11 gnd gnd n12 gnd gnd n13 gnd gnd n14 gnd gnd n15 gnd gnd 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas 3-82 v5.9 n16 v dd v dd n17 gnd gnd n18 v ddp v ddp n19 i/o i/o n20 i/o / gl3 i/o / gl3 n21 ppecl2 / input ppecl2 / input n22 avdd avdd n23 i/o i/o n24 i/o i/o n25 i/o i/o p1 i/o i/o p2 i/o i/o p3 i/o i/o p4 gnd gnd p5 i/o i/o p6 i/o i/o p7 i/o i/o p8 v ddp v ddp p9 gnd gnd p10 v dd v dd p11 gnd gnd p12 gnd gnd p13 gnd gnd p14 gnd gnd p15 gnd gnd p16 v dd v dd p17 gnd gnd p18 v ddp v ddp p19 i/o i/o p20 i/o i/o p21 i/o i/o p22 gnd gnd p23 i/o i/o p24 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function p25 i/o i/o r1 i/o i/o r2 i/o i/o r3 i/o i/o r4 i/o i/o r5 i/o i/o r6 i/o i/o r7 i/o i/o r8 v ddp v ddp r9 gnd gnd r10 v dd v dd r11 gnd gnd r12 gnd gnd r13 gnd gnd r14 gnd gnd r15 gnd gnd r16 v dd v dd r17 gnd gnd r18 v ddp v ddp r19 i/o i/o r20 i/o i/o r21 i/o i/o r22 i/o i/o r23 i/o i/o r24 i/o i/o r25 i/o i/o t1 i/o i/o t2 i/o i/o t3 i/o i/o t4 i/o i/o t5 i/o i/o t6 i/o i/o t7 i/o i/o t8 v ddp v ddp t9 gnd gnd 624-pin ccga/lga pin number apa600 function apa1000 function t10 v dd v dd t11 v dd v dd t12 v dd v dd t13 v dd v dd t14 v dd v dd t15 v dd v dd t16 v dd v dd t17 gnd gnd t18 v ddp v ddp t19 i/o i/o t20 i/o i/o t21 i/o i/o t22 i/o i/o t23 i/o i/o t24 i/o i/o t25 i/o i/o u1 i/o i/o u2 i/o i/o u3 i/o i/o u4 i/o i/o u5 i/o i/o u6 gnd gnd u7 i/o i/o u8 v ddp v ddp u9 gnd gnd u10 gnd gnd u11 gnd gnd u12 gnd gnd u13 gnd gnd u14 gnd gnd u15 gnd gnd u16 gnd gnd u17 gnd gnd u18 v ddp v ddp u19 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas v5.9 3-83 u20 gnd gnd u21 i/o i/o u22 i/o i/o u23 i/o i/o u24 i/o i/o u25 i/o i/o v1 i/o i/o v2 i/o i/o v3 gnd gnd v4 i/o i/o v5 i/o i/o v6 i/o i/o v7 i/o i/o v8 v ddp v ddp v9 v ddp v ddp v10 v ddp v ddp v11 v ddp v ddp v12 v ddp v ddp v13 v ddp v ddp v14 v ddp v ddp v15 v ddp v ddp v16 v ddp v ddp v17 v ddp v ddp v18 v ddp v ddp v19 rck rck v20 i/o i/o v21 i/o i/o v22 i/o i/o v23 gnd gnd v24 i/o i/o v25 i/o i/o w1 i/o i/o w2 i/o i/o w3 i/o i/o w4 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function w5 i/o i/o w6 i/o i/o w7 i/o i/o w8 i/o i/o w9 i/o i/o w10 i/o i/o w11 i/o i/o w12 i/o i/o w13 i/o i/o w14 i/o i/o w15 i/o i/o w16 i/o i/o w17 i/o i/o w18 i/o i/o w19 tms tms w20 tdo tdo w21 i/o i/o w22 i/o i/o w23 i/o i/o w24 i/o i/o w25 i/o i/o y1 i/o i/o y2 i/o i/o y3 i/o i/o y4 i/o i/o y5 i/o i/o y6 i/o i/o y7 i/o i/o y8 gnd gnd y9 i/o i/o y10 i/o i/o y11 i/o i/o y12 i/o i/o y13 i/o i/o y14 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function y15 i/o i/o y16 i/o i/o y17 gnd gnd y18 i/o i/o y19 tck tck y20 vpp vpp y21 vpn vpn y22 i/o i/o y23 i/o i/o y24 i/o i/o y25 i/o i/o aa1 i/o i/o aa2 i/o i/o aa3 i/o i/o aa4 i/o i/o aa5 i/o i/o aa6 i/o i/o aa7 i/o i/o aa8 i/o i/o aa9 i/o i/o aa10 i/o i/o aa11 i/o i/o aa12 i/o i/o aa13 i/o i/o aa14 i/o i/o aa15 i/o i/o aa16 i/o i/o aa17 i/o i/o aa18 i/o i/o aa19 i/o i/o aa20 tdi tdi aa21 trst trst aa22 i/o i/o aa23 i/o i/o aa24 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas 3-84 v5.9 aa25 i/o i/o ab1 i/o i/o ab2 i/o i/o ab3 i/o i/o ab4 i/o i/o ab5 i/o i/o ab6 i/o i/o ab7 i/o i/o ab8 i/o i/o ab9 i/o i/o ab10 i/o i/o ab11 gnd gnd ab12 i/o i/o ab13 i/o i/o ab14 i/o i/o ab15 gnd gnd ab16 i/o i/o ab17 i/o i/o ab18 i/o i/o ab19 i/o i/o ab20 i/o i/o ab21 i/o i/o ab22 i/o i/o ab23 i/o i/o ab24 i/o i/o ab25 i/o i/o ac1 i/o i/o ac2 v dd v dd ac3 gnd gnd ac4 i/o i/o ac5 i/o i/o ac6 i/o i/o ac7 gnd gnd ac8 i/o i/o ac9 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function ac10 i/o i/o ac11 i/o i/o ac12 i/o i/o ac13 i/o i/o ac14 i/o i/o ac15 i/o i/o ac16 i/o i/o ac17 i/o i/o ac18 i/o i/o ac19 gnd gnd ac20 i/o i/o ac21 i/o i/o ac22 i/o i/o ac23 i/o i/o ac24 v dd v dd ac25 i/o i/o ad1 v ddp v ddp ad2 gnd gnd ad3 v dd v dd ad4 i/o i/o ad5 i/o i/o ad6 i/o i/o ad7 i/o i/o ad8 i/o i/o ad9 i/o i/o ad10 i/o i/o ad11 i/o i/o ad12 i/o i/o ad13 i/o i/o ad14 i/o i/o ad15 i/o i/o ad16 i/o i/o ad17 i/o i/o ad18 i/o i/o ad19 i/o i/o 624-pin ccga/lga pin number apa600 function apa1000 function ad20 i/o i/o ad21 i/o i/o ad22 i/o i/o ad23 v dd v dd ad24 gnd gnd ad25 v ddp v ddp ae1 gnd gnd ae2 v ddp v ddp ae3 i/o i/o ae4 i/o i/o ae5 i/o i/o ae6 i/o i/o ae7 i/o i/o ae8 i/o i/o ae9 i/o i/o ae10 i/o i/o ae11 i/o i/o ae12 i/o i/o ae13 i/o i/o ae14 i/o i/o ae15 i/o i/o ae16 i/o i/o ae17 i/o i/o ae18 i/o i/o ae19 i/o i/o ae20 i/o i/o ae21 i/o i/o ae22 i/o i/o ae23 i/o i/o ae24 v ddp v ddp ae25 gnd gnd 624-pin ccga/lga pin number apa600 function apa1000 function
proasic plus flash family fpgas v5.9 4-1 datasheet information list of changes the following table lists critical changes that were made in the current version of the document. previous version changes in current version (v5.9) page v5.8 (june 2009) the ?f speed grade is no longer supported and was removed from the datasheet. n/a a note regarding rohs compliant packages was added to the "device resources" table . iii v5.7 (september 2008) the "pll electrical sp ecifications" table was updated significantly. changes were made to the input, vco (voltage controlled oscillator), and output frequencies, and the acquisition time. 2-18 table 2-10 ? pll i/o constraints is new. 2-19 table 2-23 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to commercial and industrial temperature only is the same table that was in v5.7, but it now only applies to commercial an d industrial temperature ranges. table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only is based on ta b l e 2 - 2 3 but ta b l e 2 - 2 4 only applies to military temperature. the v oh and v ol specifications were updated in ta b l e 2 - 2 4 , and changes have been made to the drive currents at which 3.3 v v oh and v ol voltage levels are measured and are now split by slew rate. in addition in ta b l e 2 - 2 4 , the maximum v il specification has changed from 0.8 v to 0.7 v for 3. 3 v schmitt-trigger input operation. 2-38 v5.6 (august 2008) v oh and v ol data in table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temp erature and mil-std-883b temperature only was changed back to the data in v5.5. 2-38 v5.5 (february 2007) v oh and v ol data was updated in table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only . 2-38 v5.4 (october 2006) a statement about single cell and cascaded cell timing diagrams was added to the "enclosed timing diagrams ? fifo mode:" section . 2-65 the following pins were updated in the "144-fbga pin" table : pin number updated function c2 i/o / gl1 f1 i/o / gl2 3-38 v5.3 the heading, mil-std-883b, and note 4 were added to the "device resources" table . iii (may 2006) the "temperature grade offerings" table was updated to include th e military (m) temperature grade in the following device/packages: apa300-fg144 apa300-fg256 apa600-fg256 apa600-fg484 apa600-fg676 apa1000-fg896 iv v5.2 90 and 270 phase shift suppor t was removed from the datasheet. n/a (december 2005) the "ordering information" section was updated to incl ude rohs information. ii the last paragraph of the "boundary scan (jtag)" section was updated. 2-8 the output frequency range in the "timing control and characteristics" section . 2-10 the title for table 2-19 ? military temperature grade product performance retention was updated. 2-32 the caption was updated in figure 2-45 ? fifo reset . 2-72
proasic plus flash family fpgas 4-2 v5.9 v5.1 mil-std-883 was added to the datasheet. n/a v cc and v cci were changed to v ddp . n/a table 2-9 ? temperature and voltage derating factors was updated to include 135c. 2-17 v5.0 in the "208-pin pqfp" table , the following pin numbers have been updated: pin number function 24 i/o / gl2 30 i/o / gl1 3-6 in the "208-pin cqfp" table , the following pin numbers have been updated: pin number function 23 i/o / glmx1 24 i/o / gl2 28 ppecl1 / input 30 i/o / gl1 128 i/o / gl3 129 ppecl2 / input 134 i/o / gl4 135 i/o / glmx2 3-13 v4.1 in the "624-pin ccga/lga" table , the following pin numbers have been updated: pin number function m6 i/o / gl2 m7 i/o / glmx1 m19 i/o / glmx2 m20 i/o / gl4 n5 ppecl1 / input n6 i/o / gl1 n20 i/o / gl3 n21 ppecl2 / input 3-79 mil-std 883b data will be added into this datasheet after the mil-std 883b qualification is complete. green packaging information in the "ordering information" section was updated. ii the "temperature grade offerings" table was updated for the cg624. iv the "ordering information" section was updated. ii the "live at power-up" section is new. 1-3 note 2 in figure 2-1 ? ultra-fast local resources was updated. 2-1 the 3.3 v column in ta b l e 2 - 3 was updated. 2-6 the "input/output blocks" section was updated. 2-6 the note was removed from table 2-4 ? i/o features . 2-6 the "power-up sequencing" section was updated. 2-7 the first bullet in the "proasic plus clock management system" section was updated. 2-10 the first paragraph in the "performance retention" section was updated. 2-31 mixed voltage was removed from table 2-20 ? recommended maximum operating conditions programming and pll supplies . 2-33 table 2-21 ? recommended operating conditions was updated. 2-33 mixed mode voltage was removed from ta b l e 2 - 2 2 and the military/mil-std-883b column was updated. 2-34 all tables from table 2-27 ? worst-case commercial conditions to table 2-47 ? worst-case military conditions 1 were updated. 2-42 to 2-51 table 2-50 ? jtag switching characteristics is new. 2-53 previous version changes in current version (v5.9) page
proasic plus flash family fpgas v5.9 4-3 v4.1 (continued) figure 2-27 ? jtag operation timing is new. 2-53 note 1 in table 2-52 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/industrial was updated. 2-55 the notes in table 2-56 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v fo r commercial/industrial were updated. 2-59 a note was added to figure 2-45 ? fifo reset . 2-72 a note was added to table 2-68 ? t j = 0c to 110c; v dd = 2.3 v to 2.7 v for commercial/ industrial . 2-72 the "trst test reset input" section was updated in the "pin description" section . 2-73 the "624-pin ccga/lga" section was updated for the apa600 and apa1000. please review all pin data. 3-78 v4.0 figure 2-17 ? using the pll for clock deskewing was updated. 2-16 table 2-48 ? recommended operating conditions was updated. 2-52 the "1152-pin fbga" figure was updated. 3-69 pin names were changed to more accurately re flect the multiple func tions supported by each pin. v3.5 the proasic plus and proasic plus military/aerospace datash eets were combined. this document now supports commercial, indus trial, and military temperature devices. table 1 ? proasicplus product profile was updated. i the "ordering information" section was updated. ii "plastic device resources" table was updated. ii the long term jitter peak-to-peak max. in the "pll electrical specifications" table was updated. 2-18 the "calculating typical power dissipation" section was updated. 2-28 "performance retention" section 2-31 table 2-19 ? military temperature grade product performance retention 2-32 table 2-21 ? recommended operating conditions was updated. 2-33 table 2-22 ? dc electrical specifications (v ddp = 2.5 v 0.2v) was updated. 2-34 table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only was updated. 2-38 table 2-48 ? recommended operating conditions was updated. 2-52 v3.4 the "temperature grade offerings" table is new. iv the "speed grade and temperature matrix" table is new. iv the "proasic plus clock management system" section was updated. 2-10 the "lock signal" section was updated. 2-13 the "pll electrical specifications" table was updated. 2-18 the "user security" section was updated. 2-20 the "design environment" section was updated. 2-25 table 2-16 ? package thermal characteristics was updated. 2-27 the "asynchronous fifo full and empty transitions" section was updated. 2-65 the "avdd pll power supply" section in the "pin description" section was updated. 2-73 v3.3 the "144-pin tqfp" table was updated. the following pins changed: pin 15 = glmx1 pin 16 = gl1 pin 21 = gl2 pin 88 = gl3 pin93 = gl4 pin 94 = glmx2 3-4 previous version changes in current version (v5.9) page
proasic plus flash family fpgas 4-4 v5.9 v3.2 the "proasic plus clock management system" section was updated. 2-10 figure 2-11 ? pll block ? top-level view and detailed pll block diagram was updated. 2-11 table 2-7 ? clock-conditioning circuitry mux settings is new. 2-12 figure 2-17 ? using the pll for clock deskewing was updated. 2-16 the "pll electrical specifications" section was updated. 2-18 figure 2-23 ? tristate buffer delays was updated. 2-42 in the "calculating typical power dissipation" section , p9 was changed to 7.5 mw. 2-28 the "programming, storage, and operating limits" section was updated. 2-31 the "recommended design practice for vpn/vpp" section was updated. 2-74 v3.1 the datasheet was updated to include references to guidelines concerning the use of certain proasic plus i/o standards. v3.0 in table 2-2 ? array coordinates , the memory rows ? bottom coordinates were changed. 2-5 figure 2-5 ? core cell coordinates for the apa1000 was updated. 2-5 the v il minimum in the table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temp erature and mil-std-883b temperature only was changed from 0.3 to ?0.3. 2-38 in the "output buffer delays" section , the ob25lpll t dhl standard changed to 5.3. 2-44 in the "sample macrocell library listing" section , the and2 standard maximum changed to 0.7 and the ?f maximum changed to 0.8. 2-51 v2.0 the table 1 ? proasicplus product profile was updated. i the "ordering information" section was updated. ii the "plastic device resources" section was updated. ii the "proasic plus architecture" section was updated. 1-2 table 2-2 ? array coordinates was updated. 2-5 figure 2-5 ? core cell coordinates for the apa1000 is new. 2-13 figure 2-8 ? lvpecl high and low threshold values is new. 2-7 the i ntroduction section in the "proasic plus clock management system" section was updated. 2-10 the "physical implementation" section was updated. 2-10 the "functional description" section was updated. 2-10 figure 2-11 ? pll block ? top-level view and detailed pll block diagram through figure 2- 17 ? using the pll for clock deskewing were updated. 2-11 to 2-16 the "pll electrical specifications" section was updated. 2-18 figure 2-22 ? multi-port memory usage was updated. 2-24 the "calculating typical power dissipation" section was updated. 2-28 the "nominal supply voltages? section was updated. 1-34 the table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only was updated. 2-38 the "tristate buffer delays" section was updated. 2-42 the "output buffer delays" section was updated. 2-44 the "input buffer delays" section was updated. 2-46 "global routing skew" section was updated. 2-50 the "sample macrocell library listing" section was updated. 2-51 the "pin description" section was updated. 2-73 previous version changes in current version (v5.9) page
proasic plus flash family fpgas v5.9 4-5 v2.0 (continued) the following pins have been changed in the "100-pin tqfp" table : pin number function pin number function 10 i/o (glmx1) 60 gl3 11 gl1 61 ppecl2 (i/p) 13 npecl1 63 npecl2 15 ppecl1(i/p) 65 gl4 16 gl2 66 i/o (glmx2) 3-1 "144-pin tqfp" section is new. 3-3 the following pins have been changed in the "208-pin pqfp" table : pin number function pin number function 23 i/o (glmx1) 128 gl3 24 gl1 129 ppecl2 (i/p) 26 npecl1 132 npecl2 28 ppecl1 (i/p) 134 gl4 30 gl2 135 i/o (glmx2) 3-5 the following pins have been changed in the "456-pin pbga" table : pin number function pin number function m1 gl1 n22 npecl2 m2 gl2 n23 gl3 m22 gl4 n25 i/o (glmx2) n2 i/o (glmx1) p5 npecl1 n4 ppecl1 (i/p) p26 ppecl2 (i/p) 3-22 the following pins have been changed in the "144-pin fbga" table : pin number function pin number function c2 gl2 f9 gl4 d12 i/o (glmx2 )f11 ppecl2 (i/p e11 npecl2 f12 gl3 f1 gl1 g1 ppecl1 (i/p) f3 i/o (glmx1) g4 npecl1 3-37 the following pins have been changed in the "256-pin fbga" table : pin number function pin number function h1 gl1 h16 gl4 h2 npecl1 j1 gl2 h3 i/o (glmx1) j2 ppecl1 (i/p) h13 i/o (glmx2) j13 ppecl2 (i/p) h14 npecl2 j16 gl3 3-40 the following pins have been changed in the "484-pin fbga" table : pin number function pin number function l4 gl1 l19 gl4 l5 npecl1 m4 gl2 l6 i/o (glmx1) m5 ppecl1 (i/p) l16 i/o (glmx2) m16 ppecl2 (i/p) l17 npecl2 m19 gl3 3-45 the following pins have been changed in the "676-pin fbga" table : pin number function pin number function n1 gl1 n25 gl4 n3 i/o (glmx1) p1 gl2 n5 npecl1 p5 ppecl1 (i/p) n22 gl3 p22 i/o (glmx2) n24 npecl2 p24 ppecl2 (i/p) 3-51 the following pins have been changed in the "896-pin fbga" table : pin number function pin number function r2 i/o (glmx1) t3 gl2 r4 npecl1 t4 ppecl1 (i/p) r5 gl1 t26 ppecl2 (i/p) r27 npecl2 t27 gl4 r29 i/o (glmx2) t28 gl3 3-59 previous version changes in current version (v5.9) page
proasic plus flash family fpgas 4-6 v5.9 v2.0 (continued) the following pins have been changed in the "1152-pin fbga" table : pin number function pin number function u4 i/o (glmx1) u29 npecl2 u6 npecl1 u31 i/o (glmx2) u7 gl1 v28 ppecl2 (i/p) v5 gl2 v29 gl4 v6 ppecl1 (i/p) v30 gl3 3-69 advance v0.7 the "proasic plus architecture" section was updated. 1-2 the "array coordinates" section and table 2-2 ? array coordinates are new. 2-5 the "power-up sequencing" section is new. 2-7 "i/o features" section was updated. 2-6 the "timing control and characteristics" section was updated. "physical implementation" section , "functional description" section , "lock signal" section , and "pll configuration options" section are new. 2-10 to 2-13 "pll block ? top-level view and detailed pll block diagram" section was updated. 2-11 figure 2-12 ? input connectors to proasicplus clock conditioning circuitry was updated. 2-12 "sample implementations" section , "adjustable clock delay" section , and the "clock skew minimization" section are new. 2-13 figure 2-13 ? using the p ll 33 mhz in, 133 mhz out through and figure 2-17 ? using the pll for clock deskewing are new. 2-14 to 2-16 the "pll electrical specifications" section is new. 2-18 the "design environment" section was updated. 2-25 figure 2-23 ? tristate buffer delays was updated. 2-42 the "calculating typical power dissipation" section was updated. 2-28 the "dc electrical specifications (v ddp = 2.5 v 0.2v)" section was updated. 2-34 the table 2-24 ? dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only was updated. 2-38 the "dc specifications (3.3 v pci operation)1" section was updated. 2-40 the "tristate buffer delays" section (the figure and table) have been updated. 2-42 the "output buffer delays" section (the figure and table) have been updated. 2-44 the "input buffer delays" section was updated. 2-46 the "global input buffer delays" section was updated. 2-48 the "predicted global routing delay" section was updated. 2-50 the "global routing skew" section was updated. 2-50 the "sample macrocell library listing" section was updated. 2-51 the "pin description" section was updated. glmx is new. 2-73 the "recommended design practice for vpn/vpp" section was updated. 2-74 pin ak31 of fg1152 for the apa1000 changed to v pp . 3-69 advance v0.6 the "features and benefits" section were updated. i the "proasicplus product profile" section was updated. i the "ordering information" section was updated. ii the "plastic device resources" was updated. ii the "proasic plus architecture" section was updated. 1-2 table 2-1 ? clock spines was updated. 2-4 figure 2-11 ? pll block ? top-level view and detailed pll block diagram was updated. 2-11 the "design environment" section was updated. 2-25 the "package thermal characteristics" section was updated. 2-27 previous version changes in current version (v5.9) page
proasic plus flash family fpgas v5.9 4-7 advance v0.6 (continued) the "calculating typical power dissipation" section was updated. 2-28 the "absolute maximum ratings*" section was updated. 2-31 the "programming, storage, and operating limits" section was updated. 2-31 the "nominal supply voltages? section was updated. 1-34 the "recommended operating conditions" section was updated. 2-33 the "dc electrical specifications (v ddp = 2.5 v 0.2v)" section was updated. 2-34 the "dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only" section was updated. 2-38 the "synchronous write and read to the same location" section was updated. 2-61 the "asynchronous write and synchronous read to the same location" section was updated. 2-62 the "asynchronous fifo read" section was updated. 2-67 the "pin description" section has been updated. 2-73 the "recommended design practice for vpn/vpp" section is new. 2-74 the "100-pin tqfp" section is new. 3-1 the "484-pin fbga" section is new. 3-45 advance v0.5 the description for the v pn pin has changed. 2-74 advance v0.4 the "plastic device resources" section has been updated. ii figure 2-9 ? proasicplus jtag boundary scan test logic circuit and figure 2-10 ? tap controller state diagram have been updated. 2-11 the "tristate buffer delays" section has been updated. 2-42 the "output buffer delays" section has been updated. 2-44 the "input buffer delays" section has been updated. 2-46 the "global input buffer delays" section has been updated. 2-48 the "456-pin pbga" section has been updated. 3-22 the "676-pin fbga" section has been updated. 3-51 advance v0.3 the "proasicplus product profile" section has been changed. i the "plastic device resources" section has been updated. ii the "proasicplus i/o power supply voltages" section has been updated. 2-6 wdata has ben changed to di, and rdata has been changed to do to make them consistent with the signal na mes found in the macro library guide . figure 2-18 ? example sram block diagrams and figure 2-19 ? basic fifo block diagrams have been updated. 2-22 and 2-23 the "design environment" section and figure 2-23 ? tristate buffer delays have been updated. 2-25 and 2-42 the table in the "package thermal characteristics" section has been updated. 2-27 the "calculating typical power dissipation" section is new. 2-28 the "programming, storage, and operating limits" section is new. 2-31 the "nominal supply voltages? section has been updated. 1-34 the "dc electrical specifications (v ddp = 2.5 v 0.2v)" section was updated. 2-34 the "dc electrical specifications (v ddp = 3.3 v 0.3 v and v dd = 2.5 v 0.2 v) applies to military temperature and mil-std-883b temperature only" section was updated. 2-38 the "recommended operating conditions" section was updated. 2-33 the "proasic plus clock management system" section was updated. 2-10 figure 2-11 ? pll block ? top-level view and detailed pll block diagram was updated. 2-11 figure 2-10 ? tap controller state diagram is new. 2-9 tables 5, 6, and 7 from advanced v0.3 were removed. previous version changes in current version (v5.9) page
proasic plus flash family fpgas 4-8 v5.9 data sheet categories in order to provide the latest information to designers, some datasheets are published before data has been fully characterized. datasheets are desi gnated as "product brief," "advance d," "production," and "datasheet supplement." the definition of th ese categories are as follows: product brief the product brief is a summarized version of a datasheet (advanced or production) containing general product information. this brief gives an overview of specific device and family information. advance this datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. this information can be used as estimates, but not for production. unmarked (production) this datasheet version contains informat ion that is considered to be final. datasheet supplement the datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. the supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications th at do not differ between the two families. export administration regulations (ear) the products described in this datasheet are subject to th e export administration regu lations (ear). they could require an approved export license prior to export from th e united states. an export in cludes release of product or disclosure of technology to a foreign nati onal inside or outsid e the united states. actel safety critical, life support, and high-reliability applications policy the actel products described in this advance status datasheet may not have completed actel?s qualification process. actel may amend or enhance products during the product intr oduction and qualification process, resulting in changes in device functionality or performance. it is the responsibility of each customer to ensure the fitness of any actel product (but especially a new product) for a particular purpose, including appropriateness for safety-critical, life- support, and other high-relia bility applications. con sult actel?s terms an d conditions for specif ic liability exclusions relating to life-support applic ations. a reliability report covering all of actel?s products is available on the actel website at http://www.actel.com/documents /ort_report.pdf. actel also offers a variety of enhanced qualification and lot acceptance screening procedures. c ontact your local actel sales office for additional reliability information. advance v0.3 (continued) the "memory block sram interface signals" section was updated. 2-22 the "memory block fifo interface signals" section was updated. 2-23 all pinout tables have been updated, and several packages are new: 208-pin pqfp ? apa150, apa300, apa450, apa600 456-pin pbga ? apa150, apa300, apa450, apa600 144-pin fbga ? apa150, apa300, apa450 256-pin fbga ? apa150, apa300, apa450, apa600 676-pin fbga ? apa600 advance v0.1 figure 2-20 ? apa1000 memory block architecture has been updated. 2-24 previous version changes in current version (v5.9) page

5172161-25/12.09 actel corporation 2061 stierlin court mountain view, ca 94043-4655 usa phone 650.318.4200 fax 650.318.4600 actel europe ltd. river court, meadows business park station approach, blackwater camberley surrey gu17 9ab united kingdom phone +44 (0) 1276 609 300 fax +44 (0) 1276 607 540 actel japan exos ebisu building 4f 1-24-14 ebisu shibuya-ku tokyo 150 japan phone +81.03.3445.7671 fax +81.03.3445.7668 http://jp.actel.com actel hong kong room 2107, china resources building 26 harbour road wanchai, hong kong phone +852 2185 6460 fax +852 2185 6488 www.actel.com.cn actel and the actel logo are registered trademarks of actel corporation. all other trademarks are the property of their owners. actel is the leader in low-power and mixed-signal fp gas and offers the most comprehensive portfolio of system and power management solutions. po wer matters. learn more at www.actel.com.


▲Up To Search▲   

 
Price & Availability of APA1000-LG624M

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X